blob: 87c50e123c5d580a05e150f3aa0e32a15080e34e [file] [log] [blame]
Stefan Roese887e2ec2006-09-07 11:51:23 +02001/*
Stefan Roese46f37382008-04-08 10:31:00 +02002 * (C) Copyright 2006-2008
Stefan Roese887e2ec2006-09-07 11:51:23 +02003 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License as
7 * published by the Free Software Foundation; either version 2 of
8 * the License, or (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
18 * MA 02111-1307 USA
19 */
20
21#include <common.h>
22#include <nand.h>
Stefan Roesec568f772008-01-05 16:49:37 +010023#include <asm/io.h>
Stefan Roese887e2ec2006-09-07 11:51:23 +020024
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020025#define CONFIG_SYS_NAND_READ_DELAY \
Stefan Roese887e2ec2006-09-07 11:51:23 +020026 { volatile int dummy; int i; for (i=0; i<10000; i++) dummy = i; }
27
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020028static int nand_ecc_pos[] = CONFIG_SYS_NAND_ECCPOS;
Stefan Roese887e2ec2006-09-07 11:51:23 +020029
Stefan Roese42be56f2007-06-01 15:23:04 +020030extern void board_nand_init(struct nand_chip *nand);
31
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020032#if (CONFIG_SYS_NAND_PAGE_SIZE <= 512)
Stefan Roese46f37382008-04-08 10:31:00 +020033/*
34 * NAND command for small page NAND devices (512)
35 */
Stefan Roese42be56f2007-06-01 15:23:04 +020036static int nand_command(struct mtd_info *mtd, int block, int page, int offs, u8 cmd)
Stefan Roese887e2ec2006-09-07 11:51:23 +020037{
Wolfgang Denk511d0c72006-10-09 00:42:01 +020038 struct nand_chip *this = mtd->priv;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020039 int page_addr = page + block * CONFIG_SYS_NAND_PAGE_COUNT;
Stefan Roese42be56f2007-06-01 15:23:04 +020040
41 if (this->dev_ready)
Stefan Roesec568f772008-01-05 16:49:37 +010042 while (!this->dev_ready(mtd))
43 ;
Stefan Roese42be56f2007-06-01 15:23:04 +020044 else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020045 CONFIG_SYS_NAND_READ_DELAY;
Stefan Roese887e2ec2006-09-07 11:51:23 +020046
47 /* Begin command latch cycle */
Scott Wood4f32d772008-08-05 11:15:59 -050048 this->cmd_ctrl(mtd, cmd, NAND_CTRL_CLE | NAND_CTRL_CHANGE);
Stefan Roese887e2ec2006-09-07 11:51:23 +020049 /* Set ALE and clear CLE to start address cycle */
Stefan Roese887e2ec2006-09-07 11:51:23 +020050 /* Column address */
Scott Wood4f32d772008-08-05 11:15:59 -050051 this->cmd_ctrl(mtd, offs, NAND_CTRL_ALE | NAND_CTRL_CHANGE);
52 this->cmd_ctrl(mtd, page_addr & 0xff, 0); /* A[16:9] */
53 this->cmd_ctrl(mtd, (page_addr >> 8) & 0xff, 0); /* A[24:17] */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020054#ifdef CONFIG_SYS_NAND_4_ADDR_CYCLE
Stefan Roese887e2ec2006-09-07 11:51:23 +020055 /* One more address cycle for devices > 32MiB */
Scott Wood4f32d772008-08-05 11:15:59 -050056 this->cmd_ctrl(mtd, (page_addr >> 16) & 0x0f, 0); /* A[28:25] */
Stefan Roese887e2ec2006-09-07 11:51:23 +020057#endif
58 /* Latch in address */
Stefan Roesec568f772008-01-05 16:49:37 +010059 this->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Stefan Roese887e2ec2006-09-07 11:51:23 +020060
61 /*
62 * Wait a while for the data to be ready
63 */
64 if (this->dev_ready)
Stefan Roesec568f772008-01-05 16:49:37 +010065 while (!this->dev_ready(mtd))
66 ;
Stefan Roese887e2ec2006-09-07 11:51:23 +020067 else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020068 CONFIG_SYS_NAND_READ_DELAY;
Stefan Roese887e2ec2006-09-07 11:51:23 +020069
Stefan Roese42be56f2007-06-01 15:23:04 +020070 return 0;
71}
Stefan Roese46f37382008-04-08 10:31:00 +020072#else
73/*
74 * NAND command for large page NAND devices (2k)
75 */
76static int nand_command(struct mtd_info *mtd, int block, int page, int offs, u8 cmd)
77{
78 struct nand_chip *this = mtd->priv;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079 int page_addr = page + block * CONFIG_SYS_NAND_PAGE_COUNT;
Stefan Roese46f37382008-04-08 10:31:00 +020080
81 if (this->dev_ready)
Scott Wood4f32d772008-08-05 11:15:59 -050082 while (!this->dev_ready(mtd))
83 ;
Stefan Roese46f37382008-04-08 10:31:00 +020084 else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020085 CONFIG_SYS_NAND_READ_DELAY;
Stefan Roese46f37382008-04-08 10:31:00 +020086
87 /* Emulate NAND_CMD_READOOB */
88 if (cmd == NAND_CMD_READOOB) {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020089 offs += CONFIG_SYS_NAND_PAGE_SIZE;
Stefan Roese46f37382008-04-08 10:31:00 +020090 cmd = NAND_CMD_READ0;
91 }
92
93 /* Begin command latch cycle */
Scott Wood4f32d772008-08-05 11:15:59 -050094 this->cmd_ctrl(mtd, cmd, NAND_CTRL_CLE | NAND_CTRL_CHANGE);
Stefan Roese46f37382008-04-08 10:31:00 +020095 /* Set ALE and clear CLE to start address cycle */
Stefan Roese46f37382008-04-08 10:31:00 +020096 /* Column address */
Scott Wood4f32d772008-08-05 11:15:59 -050097 this->cmd_ctrl(mtd, offs & 0xff,
Wolfgang Denk4b070802008-08-14 14:41:06 +020098 NAND_CTRL_ALE | NAND_CTRL_CHANGE); /* A[7:0] */
Scott Wood4f32d772008-08-05 11:15:59 -050099 this->cmd_ctrl(mtd, (offs >> 8) & 0xff, 0); /* A[11:9] */
Stefan Roese46f37382008-04-08 10:31:00 +0200100 /* Row address */
Scott Wood4f32d772008-08-05 11:15:59 -0500101 this->cmd_ctrl(mtd, (page_addr & 0xff), 0); /* A[19:12] */
102 this->cmd_ctrl(mtd, ((page_addr >> 8) & 0xff), 0); /* A[27:20] */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103#ifdef CONFIG_SYS_NAND_5_ADDR_CYCLE
Stefan Roese46f37382008-04-08 10:31:00 +0200104 /* One more address cycle for devices > 128MiB */
Scott Wood4f32d772008-08-05 11:15:59 -0500105 this->cmd_ctrl(mtd, (page_addr >> 16) & 0x0f, 0); /* A[31:28] */
Stefan Roese46f37382008-04-08 10:31:00 +0200106#endif
107 /* Latch in address */
Scott Wood4f32d772008-08-05 11:15:59 -0500108 this->cmd_ctrl(mtd, NAND_CMD_READSTART,
Wolfgang Denk4b070802008-08-14 14:41:06 +0200109 NAND_CTRL_CLE | NAND_CTRL_CHANGE);
Scott Wood4f32d772008-08-05 11:15:59 -0500110 this->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Stefan Roese46f37382008-04-08 10:31:00 +0200111
112 /*
113 * Wait a while for the data to be ready
114 */
115 if (this->dev_ready)
Scott Wood4f32d772008-08-05 11:15:59 -0500116 while (!this->dev_ready(mtd))
117 ;
Stefan Roese46f37382008-04-08 10:31:00 +0200118 else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119 CONFIG_SYS_NAND_READ_DELAY;
Stefan Roese46f37382008-04-08 10:31:00 +0200120
121 return 0;
122}
123#endif
Stefan Roese42be56f2007-06-01 15:23:04 +0200124
125static int nand_is_bad_block(struct mtd_info *mtd, int block)
126{
127 struct nand_chip *this = mtd->priv;
128
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129 nand_command(mtd, block, 0, CONFIG_SYS_NAND_BAD_BLOCK_POS, NAND_CMD_READOOB);
Stefan Roese42be56f2007-06-01 15:23:04 +0200130
Stefan Roese887e2ec2006-09-07 11:51:23 +0200131 /*
Marcel Ziswiler10c73822007-12-30 03:30:56 +0100132 * Read one byte
Stefan Roese887e2ec2006-09-07 11:51:23 +0200133 */
Guennadi Liakhovetskiaa646642008-08-06 21:42:07 +0200134 if (readb(this->IO_ADDR_R) != 0xff)
Stefan Roese887e2ec2006-09-07 11:51:23 +0200135 return 1;
136
137 return 0;
138}
139
140static int nand_read_page(struct mtd_info *mtd, int block, int page, uchar *dst)
141{
Wolfgang Denk511d0c72006-10-09 00:42:01 +0200142 struct nand_chip *this = mtd->priv;
Stefan Roese42be56f2007-06-01 15:23:04 +0200143 u_char *ecc_calc;
144 u_char *ecc_code;
145 u_char *oob_data;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200146 int i;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147 int eccsize = CONFIG_SYS_NAND_ECCSIZE;
148 int eccbytes = CONFIG_SYS_NAND_ECCBYTES;
149 int eccsteps = CONFIG_SYS_NAND_ECCSTEPS;
Stefan Roese42be56f2007-06-01 15:23:04 +0200150 uint8_t *p = dst;
151 int stat;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200152
Stefan Roese42be56f2007-06-01 15:23:04 +0200153 nand_command(mtd, block, page, 0, NAND_CMD_READ0);
Stefan Roese887e2ec2006-09-07 11:51:23 +0200154
Stefan Roese42be56f2007-06-01 15:23:04 +0200155 /* No malloc available for now, just use some temporary locations
156 * in SDRAM
Stefan Roese887e2ec2006-09-07 11:51:23 +0200157 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158 ecc_calc = (u_char *)(CONFIG_SYS_SDRAM_BASE + 0x10000);
Stefan Roese42be56f2007-06-01 15:23:04 +0200159 ecc_code = ecc_calc + 0x100;
160 oob_data = ecc_calc + 0x200;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200161
Stefan Roese42be56f2007-06-01 15:23:04 +0200162 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
Stefan Roesec568f772008-01-05 16:49:37 +0100163 this->ecc.hwctl(mtd, NAND_ECC_READ);
Stefan Roese42be56f2007-06-01 15:23:04 +0200164 this->read_buf(mtd, p, eccsize);
Stefan Roesec568f772008-01-05 16:49:37 +0100165 this->ecc.calculate(mtd, p, &ecc_calc[i]);
Stefan Roese42be56f2007-06-01 15:23:04 +0200166 }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167 this->read_buf(mtd, oob_data, CONFIG_SYS_NAND_OOBSIZE);
Stefan Roese42be56f2007-06-01 15:23:04 +0200168
169 /* Pick the ECC bytes out of the oob data */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170 for (i = 0; i < CONFIG_SYS_NAND_ECCTOTAL; i++)
Stefan Roese42be56f2007-06-01 15:23:04 +0200171 ecc_code[i] = oob_data[nand_ecc_pos[i]];
172
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173 eccsteps = CONFIG_SYS_NAND_ECCSTEPS;
Stefan Roese42be56f2007-06-01 15:23:04 +0200174 p = dst;
175
176 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
177 /* No chance to do something with the possible error message
178 * from correct_data(). We just hope that all possible errors
179 * are corrected by this routine.
180 */
Stefan Roesec568f772008-01-05 16:49:37 +0100181 stat = this->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
Stefan Roese42be56f2007-06-01 15:23:04 +0200182 }
Stefan Roese887e2ec2006-09-07 11:51:23 +0200183
184 return 0;
185}
186
Guennadi Liakhovetskiaa646642008-08-06 21:42:07 +0200187static int nand_load(struct mtd_info *mtd, unsigned int offs,
Wolfgang Denk4b070802008-08-14 14:41:06 +0200188 unsigned int uboot_size, uchar *dst)
Stefan Roese887e2ec2006-09-07 11:51:23 +0200189{
Guennadi Liakhovetskiaa646642008-08-06 21:42:07 +0200190 unsigned int block, lastblock;
191 unsigned int page;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200192
193 /*
Guennadi Liakhovetskiaa646642008-08-06 21:42:07 +0200194 * offs has to be aligned to a page address!
Stefan Roese887e2ec2006-09-07 11:51:23 +0200195 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196 block = offs / CONFIG_SYS_NAND_BLOCK_SIZE;
197 lastblock = (offs + uboot_size - 1) / CONFIG_SYS_NAND_BLOCK_SIZE;
198 page = (offs % CONFIG_SYS_NAND_BLOCK_SIZE) / CONFIG_SYS_NAND_PAGE_SIZE;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200199
Guennadi Liakhovetskiaa646642008-08-06 21:42:07 +0200200 while (block <= lastblock) {
Stefan Roese887e2ec2006-09-07 11:51:23 +0200201 if (!nand_is_bad_block(mtd, block)) {
202 /*
203 * Skip bad blocks
204 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205 while (page < CONFIG_SYS_NAND_PAGE_COUNT) {
Stefan Roese887e2ec2006-09-07 11:51:23 +0200206 nand_read_page(mtd, block, page, dst);
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207 dst += CONFIG_SYS_NAND_PAGE_SIZE;
Guennadi Liakhovetskiaa646642008-08-06 21:42:07 +0200208 page++;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200209 }
210
Guennadi Liakhovetskiaa646642008-08-06 21:42:07 +0200211 page = 0;
212 } else {
213 lastblock++;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200214 }
215
216 block++;
217 }
218
219 return 0;
220}
221
Stefan Roese64852d02008-06-02 14:35:44 +0200222/*
223 * The main entry for NAND booting. It's necessary that SDRAM is already
224 * configured and available since this code loads the main U-Boot image
225 * from NAND into SDRAM and starts it from there.
226 */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200227void nand_boot(void)
228{
Stefan Roese887e2ec2006-09-07 11:51:23 +0200229 struct nand_chip nand_chip;
230 nand_info_t nand_info;
231 int ret;
Scott Woode4c09502008-06-30 14:13:28 -0500232 __attribute__((noreturn)) void (*uboot)(void);
Stefan Roese887e2ec2006-09-07 11:51:23 +0200233
234 /*
Stefan Roese887e2ec2006-09-07 11:51:23 +0200235 * Init board specific nand support
236 */
237 nand_info.priv = &nand_chip;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200238 nand_chip.IO_ADDR_R = nand_chip.IO_ADDR_W = (void __iomem *)CONFIG_SYS_NAND_BASE;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200239 nand_chip.dev_ready = NULL; /* preset to NULL */
240 board_nand_init(&nand_chip);
241
Guennadi Liakhovetskiaa646642008-08-06 21:42:07 +0200242 if (nand_chip.select_chip)
243 nand_chip.select_chip(&nand_info, 0);
244
Stefan Roese887e2ec2006-09-07 11:51:23 +0200245 /*
246 * Load U-Boot image from NAND into RAM
247 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200248 ret = nand_load(&nand_info, CONFIG_SYS_NAND_U_BOOT_OFFS, CONFIG_SYS_NAND_U_BOOT_SIZE,
249 (uchar *)CONFIG_SYS_NAND_U_BOOT_DST);
Stefan Roese887e2ec2006-09-07 11:51:23 +0200250
Guennadi Liakhovetskiaa646642008-08-06 21:42:07 +0200251 if (nand_chip.select_chip)
252 nand_chip.select_chip(&nand_info, -1);
253
Stefan Roese887e2ec2006-09-07 11:51:23 +0200254 /*
255 * Jump to U-Boot image
256 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200257 uboot = (void *)CONFIG_SYS_NAND_U_BOOT_START;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200258 (*uboot)();
259}