blob: 3da7e2a4103d5f2dfb0c63622864f0d34f99b455 [file] [log] [blame]
TsiChungLiew57a12722008-01-15 14:15:46 -06001/*
2 * Configuation settings for the Freescale MCF5475 board.
3 *
4 * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiew57a12722008-01-15 14:15:46 -06008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M5475EVB_H
15#define _M5475EVB_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChungLiew57a12722008-01-15 14:15:46 -060021
TsiChungLiew57a12722008-01-15 14:15:46 -060022#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020023#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew57a12722008-01-15 14:15:46 -060024
Alison Wang1313db42015-02-12 18:33:15 +080025#undef CONFIG_HW_WATCHDOG
TsiChungLiew57a12722008-01-15 14:15:46 -060026#define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
27
TsiChungLiew57a12722008-01-15 14:15:46 -060028#define CONFIG_SLTTMR
29
30#define CONFIG_FSLDMAFEC
31#ifdef CONFIG_FSLDMAFEC
TsiChungLiew57a12722008-01-15 14:15:46 -060032# define CONFIG_MII 1
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050033# define CONFIG_MII_INIT 1
TsiChungLiew57a12722008-01-15 14:15:46 -060034# define CONFIG_HAS_ETH1
35
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020036# define CONFIG_SYS_DMA_USE_INTSRAM 1
37# define CONFIG_SYS_DISCOVER_PHY
38# define CONFIG_SYS_RX_ETH_BUFFER 32
39# define CONFIG_SYS_TX_ETH_BUFFER 48
40# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew57a12722008-01-15 14:15:46 -060041
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020042# define CONFIG_SYS_FEC0_PINMUX 0
43# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
44# define CONFIG_SYS_FEC1_PINMUX 0
45# define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE
TsiChungLiew57a12722008-01-15 14:15:46 -060046
Wolfgang Denk53677ef2008-05-20 16:00:29 +020047# define MCFFEC_TOUT_LOOP 50000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020048/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
49# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew57a12722008-01-15 14:15:46 -060050# define FECDUPLEX FULL
51# define FECSPEED _100BASET
52# else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020053# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
54# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew57a12722008-01-15 14:15:46 -060055# endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020056# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew57a12722008-01-15 14:15:46 -060057
TsiChungLiew57a12722008-01-15 14:15:46 -060058# define CONFIG_IPADDR 192.162.1.2
59# define CONFIG_NETMASK 255.255.255.0
60# define CONFIG_SERVERIP 192.162.1.1
61# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew57a12722008-01-15 14:15:46 -060062
63#endif
64
65#ifdef CONFIG_CMD_USB
66# define CONFIG_USB_OHCI_NEW
TsiChungLiew57a12722008-01-15 14:15:46 -060067
TsiChungLiew57a12722008-01-15 14:15:46 -060068# define CONFIG_PCI_OHCI
TsiChungLiew57a12722008-01-15 14:15:46 -060069
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020070# undef CONFIG_SYS_USB_OHCI_BOARD_INIT
71# undef CONFIG_SYS_USB_OHCI_CPU_INIT
72# define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
73# define CONFIG_SYS_USB_OHCI_SLOT_NAME "isp1561"
74# define CONFIG_SYS_OHCI_SWAP_REG_ACCESS
TsiChungLiew57a12722008-01-15 14:15:46 -060075#endif
76
77/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +020078#define CONFIG_SYS_I2C
79#define CONFIG_SYS_I2C_FSL
80#define CONFIG_SYS_FSL_I2C_SPEED 80000
81#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
82#define CONFIG_SYS_FSL_I2C_OFFSET 0x00008F00
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020083#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLiew57a12722008-01-15 14:15:46 -060084
85/* PCI */
86#ifdef CONFIG_CMD_PCI
TsiChung Liewf33fca22008-03-30 01:19:06 -050087#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
TsiChungLiew57a12722008-01-15 14:15:46 -060088
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020089#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 8
TsiChungLiew57a12722008-01-15 14:15:46 -060090
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020091#define CONFIG_SYS_PCI_MEM_BUS 0x80000000
92#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS
93#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000
TsiChungLiew57a12722008-01-15 14:15:46 -060094
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#define CONFIG_SYS_PCI_IO_BUS 0x71000000
96#define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS
97#define CONFIG_SYS_PCI_IO_SIZE 0x01000000
TsiChungLiew57a12722008-01-15 14:15:46 -060098
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#define CONFIG_SYS_PCI_CFG_BUS 0x70000000
100#define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS
101#define CONFIG_SYS_PCI_CFG_SIZE 0x01000000
TsiChungLiew57a12722008-01-15 14:15:46 -0600102#endif
103
TsiChungLiew57a12722008-01-15 14:15:46 -0600104#define CONFIG_UDP_CHECKSUM
105
106#ifdef CONFIG_MCFFEC
TsiChungLiew57a12722008-01-15 14:15:46 -0600107# define CONFIG_IPADDR 192.162.1.2
108# define CONFIG_NETMASK 255.255.255.0
109# define CONFIG_SERVERIP 192.162.1.1
110# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew57a12722008-01-15 14:15:46 -0600111#endif /* FEC_ENET */
112
113#define CONFIG_HOSTNAME M547xEVB
114#define CONFIG_EXTRA_ENV_SETTINGS \
115 "netdev=eth0\0" \
116 "loadaddr=10000\0" \
117 "u-boot=u-boot.bin\0" \
118 "load=tftp ${loadaddr) ${u-boot}\0" \
119 "upd=run load; run prog\0" \
120 "prog=prot off bank 1;" \
Jason Jin09933fb2011-08-19 10:10:40 +0800121 "era ff800000 ff83ffff;" \
TsiChungLiew57a12722008-01-15 14:15:46 -0600122 "cp.b ${loadaddr} ff800000 ${filesize};"\
123 "save\0" \
124 ""
125
126#define CONFIG_PRAM 512 /* 512 KB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiew57a12722008-01-15 14:15:46 -0600128
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#define CONFIG_SYS_LOAD_ADDR 0x00010000
TsiChungLiew57a12722008-01-15 14:15:46 -0600130
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_CLK CONFIG_SYS_BUSCLK
132#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 2
TsiChungLiew57a12722008-01-15 14:15:46 -0600133
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134#define CONFIG_SYS_MBAR 0xF0000000
135#define CONFIG_SYS_INTSRAM (CONFIG_SYS_MBAR + 0x10000)
136#define CONFIG_SYS_INTSRAMSZ 0x8000
TsiChungLiew57a12722008-01-15 14:15:46 -0600137
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138/*#define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)*/
TsiChungLiew57a12722008-01-15 14:15:46 -0600139
140/*
141 * Low Level Configuration Settings
142 * (address mappings, register initial values, etc.)
143 * You should know what you are doing if you make changes here.
144 */
145/*-----------------------------------------------------------------------
146 * Definitions for initial stack pointer and data area (in DPRAM)
147 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148#define CONFIG_SYS_INIT_RAM_ADDR 0xF2000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200149#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_SYS_INIT_RAM_CTRL 0x21
Wolfgang Denk553f0982010-10-26 13:32:32 +0200151#define CONFIG_SYS_INIT_RAM1_ADDR (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200152#define CONFIG_SYS_INIT_RAM1_END 0x1000 /* End of used area in internal SRAM */
153#define CONFIG_SYS_INIT_RAM1_CTRL 0x21
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200154#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChungLiew57a12722008-01-15 14:15:46 -0600156
157/*-----------------------------------------------------------------------
158 * Start addresses for the final memory configuration
159 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200160 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew57a12722008-01-15 14:15:46 -0600161 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#define CONFIG_SYS_SDRAM_BASE 0x00000000
163#define CONFIG_SYS_SDRAM_CFG1 0x73711630
164#define CONFIG_SYS_SDRAM_CFG2 0x46770000
165#define CONFIG_SYS_SDRAM_CTRL 0xE10B0000
166#define CONFIG_SYS_SDRAM_EMOD 0x40010000
167#define CONFIG_SYS_SDRAM_MODE 0x018D0000
168#define CONFIG_SYS_SDRAM_DRVSTRENGTH 0x000002AA
169#ifdef CONFIG_SYS_DRAMSZ1
170# define CONFIG_SYS_SDRAM_SIZE (CONFIG_SYS_DRAMSZ + CONFIG_SYS_DRAMSZ1)
TsiChungLiew57a12722008-01-15 14:15:46 -0600171#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172# define CONFIG_SYS_SDRAM_SIZE CONFIG_SYS_DRAMSZ
TsiChungLiew57a12722008-01-15 14:15:46 -0600173#endif
174
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
176#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiew57a12722008-01-15 14:15:46 -0600177
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
179#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChungLiew57a12722008-01-15 14:15:46 -0600180
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200181#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
TsiChungLiew57a12722008-01-15 14:15:46 -0600182
Jason Jin09933fb2011-08-19 10:10:40 +0800183/* Reserve 256 kB for malloc() */
184#define CONFIG_SYS_MALLOC_LEN (256 << 10)
TsiChungLiew57a12722008-01-15 14:15:46 -0600185/*
186 * For booting Linux, the board info and command line data
187 * have to be in the first 8 MB of memory, since this is
188 * the maximum mapped by the Linux kernel during initialization ??
189 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChungLiew57a12722008-01-15 14:15:46 -0600191
192/*-----------------------------------------------------------------------
193 * FLASH organization
194 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200195#define CONFIG_SYS_FLASH_CFI
196#ifdef CONFIG_SYS_FLASH_CFI
197# define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200198# define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
200# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
201# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
202# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
203#ifdef CONFIG_SYS_NOR1SZ
204# define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
205# define CONFIG_SYS_FLASH_SIZE ((CONFIG_SYS_NOR1SZ + CONFIG_SYS_BOOTSZ) << 20)
206# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
TsiChungLiew57a12722008-01-15 14:15:46 -0600207#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
209# define CONFIG_SYS_FLASH_SIZE (CONFIG_SYS_BOOTSZ << 20)
TsiChungLiew57a12722008-01-15 14:15:46 -0600210#endif
211#endif
212
213/* Configuration for environment
Jason Jin09933fb2011-08-19 10:10:40 +0800214 * Environment is not embedded in u-boot but at offset 0x40000 on the flash.
215 * First time runing may have env crc error warning if there is
216 * no correct environment on the flash.
TsiChungLiew57a12722008-01-15 14:15:46 -0600217 */
Jason Jin09933fb2011-08-19 10:10:40 +0800218#define CONFIG_ENV_OFFSET 0x40000
219#define CONFIG_ENV_SECT_SIZE 0x10000
TsiChungLiew57a12722008-01-15 14:15:46 -0600220
221/*-----------------------------------------------------------------------
222 * Cache Configuration
223 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew57a12722008-01-15 14:15:46 -0600225
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600226#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200227 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600228#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200229 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600230#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA + \
231 CF_CACR_IDCM)
232#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
233#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
234 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
235 CF_ACR_EN | CF_ACR_SM_ALL)
236#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_BCINVA | \
237 CF_CACR_IEC | CF_CACR_ICINVA)
238#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
239 CF_CACR_DEC | CF_CACR_DDCM_P | \
240 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
241
TsiChungLiew57a12722008-01-15 14:15:46 -0600242/*-----------------------------------------------------------------------
243 * Chipselect bank definitions
244 */
245/*
246 * CS0 - NOR Flash 1, 2, 4, or 8MB
247 * CS1 - NOR Flash
248 * CS2 - Available
249 * CS3 - Available
250 * CS4 - Available
251 * CS5 - Available
252 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253#define CONFIG_SYS_CS0_BASE 0xFF800000
254#define CONFIG_SYS_CS0_MASK (((CONFIG_SYS_BOOTSZ << 20) - 1) & 0xFFFF0001)
255#define CONFIG_SYS_CS0_CTRL 0x00101980
TsiChungLiew57a12722008-01-15 14:15:46 -0600256
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200257#ifdef CONFIG_SYS_NOR1SZ
258#define CONFIG_SYS_CS1_BASE 0xE0000000
259#define CONFIG_SYS_CS1_MASK (((CONFIG_SYS_NOR1SZ << 20) - 1) & 0xFFFF0001)
260#define CONFIG_SYS_CS1_CTRL 0x00101D80
TsiChungLiew57a12722008-01-15 14:15:46 -0600261#endif
262
263#endif /* _M5475EVB_H */