blob: fefe81016eb1d0d808465eb241381de0d0368f7a [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Lei Wenaf62a552011-06-28 21:50:06 +00002/*
3 * Copyright 2011, Marvell Semiconductor Inc.
4 * Lei Wen <leiwen@marvell.com>
5 *
Lei Wenaf62a552011-06-28 21:50:06 +00006 * Back ported to the 8xx platform (from the 8260 platform) by
7 * Murray.Jensen@cmst.csiro.au, 27-Jan-01.
8 */
9
10#include <common.h>
Simon Glass1eb69ae2019-11-14 12:57:39 -070011#include <cpu_func.h>
Faiz Abbas3d296362019-06-11 00:43:34 +053012#include <dm.h>
Simon Glass2a809092016-06-12 23:30:27 -060013#include <errno.h>
Lei Wenaf62a552011-06-28 21:50:06 +000014#include <malloc.h>
15#include <mmc.h>
16#include <sdhci.h>
T Karthik Reddyda18c622019-06-25 13:39:04 +020017#include <dm.h>
Lei Wenaf62a552011-06-28 21:50:06 +000018
Lei Wenaf62a552011-06-28 21:50:06 +000019static void sdhci_reset(struct sdhci_host *host, u8 mask)
20{
21 unsigned long timeout;
22
23 /* Wait max 100 ms */
24 timeout = 100;
25 sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
26 while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
27 if (timeout == 0) {
Darwin Rambo30e6d972013-12-19 15:13:25 -080028 printf("%s: Reset 0x%x never completed.\n",
29 __func__, (int)mask);
Lei Wenaf62a552011-06-28 21:50:06 +000030 return;
31 }
32 timeout--;
33 udelay(1000);
34 }
35}
36
37static void sdhci_cmd_done(struct sdhci_host *host, struct mmc_cmd *cmd)
38{
39 int i;
40 if (cmd->resp_type & MMC_RSP_136) {
41 /* CRC is stripped so we need to do some shifting. */
42 for (i = 0; i < 4; i++) {
43 cmd->response[i] = sdhci_readl(host,
44 SDHCI_RESPONSE + (3-i)*4) << 8;
45 if (i != 3)
46 cmd->response[i] |= sdhci_readb(host,
47 SDHCI_RESPONSE + (3-i)*4-1);
48 }
49 } else {
50 cmd->response[0] = sdhci_readl(host, SDHCI_RESPONSE);
51 }
52}
53
54static void sdhci_transfer_pio(struct sdhci_host *host, struct mmc_data *data)
55{
56 int i;
57 char *offs;
58 for (i = 0; i < data->blocksize; i += 4) {
59 offs = data->dest + i;
60 if (data->flags == MMC_DATA_READ)
61 *(u32 *)offs = sdhci_readl(host, SDHCI_BUFFER);
62 else
63 sdhci_writel(host, *(u32 *)offs, SDHCI_BUFFER);
64 }
65}
Faiz Abbas37cb6262019-04-16 23:06:58 +053066
67#if CONFIG_IS_ENABLED(MMC_SDHCI_ADMA)
68static void sdhci_adma_desc(struct sdhci_host *host, char *buf, u16 len,
69 bool end)
70{
71 struct sdhci_adma_desc *desc;
72 u8 attr;
73
74 desc = &host->adma_desc_table[host->desc_slot];
75
76 attr = ADMA_DESC_ATTR_VALID | ADMA_DESC_TRANSFER_DATA;
77 if (!end)
78 host->desc_slot++;
79 else
80 attr |= ADMA_DESC_ATTR_END;
81
82 desc->attr = attr;
83 desc->len = len;
84 desc->reserved = 0;
85 desc->addr_lo = (dma_addr_t)buf;
86#ifdef CONFIG_DMA_ADDR_T_64BIT
87 desc->addr_hi = (u64)buf >> 32;
88#endif
89}
90
91static void sdhci_prepare_adma_table(struct sdhci_host *host,
92 struct mmc_data *data)
93{
94 uint trans_bytes = data->blocksize * data->blocks;
95 uint desc_count = DIV_ROUND_UP(trans_bytes, ADMA_MAX_LEN);
96 int i = desc_count;
97 char *buf;
98
99 host->desc_slot = 0;
100
101 if (data->flags & MMC_DATA_READ)
102 buf = data->dest;
103 else
104 buf = (char *)data->src;
105
106 while (--i) {
107 sdhci_adma_desc(host, buf, ADMA_MAX_LEN, false);
108 buf += ADMA_MAX_LEN;
109 trans_bytes -= ADMA_MAX_LEN;
110 }
111
112 sdhci_adma_desc(host, buf, trans_bytes, true);
113
114 flush_cache((dma_addr_t)host->adma_desc_table,
115 ROUND(desc_count * sizeof(struct sdhci_adma_desc),
116 ARCH_DMA_MINALIGN));
117}
118#elif defined(CONFIG_MMC_SDHCI_SDMA)
119static void sdhci_prepare_adma_table(struct sdhci_host *host,
120 struct mmc_data *data)
121{}
122#endif
123#if (defined(CONFIG_MMC_SDHCI_SDMA) || CONFIG_IS_ENABLED(MMC_SDHCI_ADMA))
Faiz Abbas6d6af202019-04-16 23:06:57 +0530124static void sdhci_prepare_dma(struct sdhci_host *host, struct mmc_data *data,
125 int *is_aligned, int trans_bytes)
126{
Jaehoon Chung804c7f42012-09-20 20:31:55 +0000127 unsigned char ctrl;
Faiz Abbas6d6af202019-04-16 23:06:57 +0530128
129 if (data->flags == MMC_DATA_READ)
130 host->start_addr = (dma_addr_t)data->dest;
131 else
132 host->start_addr = (dma_addr_t)data->src;
133
Faiz Abbas37cb6262019-04-16 23:06:58 +0530134 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
135 ctrl &= ~SDHCI_CTRL_DMA_MASK;
136 if (host->flags & USE_ADMA64)
137 ctrl |= SDHCI_CTRL_ADMA64;
138 else if (host->flags & USE_ADMA)
139 ctrl |= SDHCI_CTRL_ADMA32;
140 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
141
142 if (host->flags & USE_SDMA) {
Masahiro Yamadaf5df6aa2020-02-14 16:40:22 +0900143 if (host->force_align_buffer ||
144 (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR &&
145 (host->start_addr & 0x7) != 0x0)) {
Faiz Abbas37cb6262019-04-16 23:06:58 +0530146 *is_aligned = 0;
Masahiro Yamadac8cc18b2020-02-14 16:40:21 +0900147 host->start_addr = (unsigned long)host->align_buffer;
Faiz Abbas37cb6262019-04-16 23:06:58 +0530148 if (data->flags != MMC_DATA_READ)
Masahiro Yamadac8cc18b2020-02-14 16:40:21 +0900149 memcpy(host->align_buffer, data->src,
150 trans_bytes);
Faiz Abbas37cb6262019-04-16 23:06:58 +0530151 }
Faiz Abbas37cb6262019-04-16 23:06:58 +0530152 sdhci_writel(host, host->start_addr, SDHCI_DMA_ADDRESS);
Faiz Abbas37cb6262019-04-16 23:06:58 +0530153 } else if (host->flags & (USE_ADMA | USE_ADMA64)) {
154 sdhci_prepare_adma_table(host, data);
155
Masahiro Yamadaa2b02212020-02-14 16:40:23 +0900156 sdhci_writel(host, lower_32_bits(host->adma_addr),
157 SDHCI_ADMA_ADDRESS);
Faiz Abbas37cb6262019-04-16 23:06:58 +0530158 if (host->flags & USE_ADMA64)
Masahiro Yamadaa2b02212020-02-14 16:40:23 +0900159 sdhci_writel(host, upper_32_bits(host->adma_addr),
Faiz Abbas37cb6262019-04-16 23:06:58 +0530160 SDHCI_ADMA_ADDRESS_HI);
Faiz Abbas6d6af202019-04-16 23:06:57 +0530161 }
162
Faiz Abbas6d6af202019-04-16 23:06:57 +0530163 flush_cache(host->start_addr, ROUND(trans_bytes, ARCH_DMA_MINALIGN));
164}
165#else
166static void sdhci_prepare_dma(struct sdhci_host *host, struct mmc_data *data,
167 int *is_aligned, int trans_bytes)
168{}
169#endif
170static int sdhci_transfer_data(struct sdhci_host *host, struct mmc_data *data)
171{
172 dma_addr_t start_addr = host->start_addr;
173 unsigned int stat, rdy, mask, timeout, block = 0;
174 bool transfer_done = false;
Lei Wenaf62a552011-06-28 21:50:06 +0000175
Jaehoon Chung5d48e422012-09-20 20:31:54 +0000176 timeout = 1000000;
Lei Wenaf62a552011-06-28 21:50:06 +0000177 rdy = SDHCI_INT_SPACE_AVAIL | SDHCI_INT_DATA_AVAIL;
178 mask = SDHCI_DATA_AVAILABLE | SDHCI_SPACE_AVAILABLE;
179 do {
180 stat = sdhci_readl(host, SDHCI_INT_STATUS);
181 if (stat & SDHCI_INT_ERROR) {
Masahiro Yamada61f2e5e2017-12-30 02:00:12 +0900182 pr_debug("%s: Error detected in status(0x%X)!\n",
183 __func__, stat);
Jaehoon Chung2cb5d672016-09-26 08:10:02 +0900184 return -EIO;
Lei Wenaf62a552011-06-28 21:50:06 +0000185 }
Alex Deymo7dde50d2017-04-02 01:24:34 -0700186 if (!transfer_done && (stat & rdy)) {
Lei Wenaf62a552011-06-28 21:50:06 +0000187 if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) & mask))
188 continue;
189 sdhci_writel(host, rdy, SDHCI_INT_STATUS);
190 sdhci_transfer_pio(host, data);
191 data->dest += data->blocksize;
Alex Deymo7dde50d2017-04-02 01:24:34 -0700192 if (++block >= data->blocks) {
193 /* Keep looping until the SDHCI_INT_DATA_END is
194 * cleared, even if we finished sending all the
195 * blocks.
196 */
197 transfer_done = true;
198 continue;
199 }
Lei Wenaf62a552011-06-28 21:50:06 +0000200 }
Faiz Abbas37cb6262019-04-16 23:06:58 +0530201 if ((host->flags & USE_DMA) && !transfer_done &&
Faiz Abbas6d6af202019-04-16 23:06:57 +0530202 (stat & SDHCI_INT_DMA_END)) {
Lei Wenaf62a552011-06-28 21:50:06 +0000203 sdhci_writel(host, SDHCI_INT_DMA_END, SDHCI_INT_STATUS);
Faiz Abbas37cb6262019-04-16 23:06:58 +0530204 if (host->flags & USE_SDMA) {
205 start_addr &=
206 ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1);
207 start_addr += SDHCI_DEFAULT_BOUNDARY_SIZE;
208 sdhci_writel(host, start_addr,
209 SDHCI_DMA_ADDRESS);
210 }
Lei Wenaf62a552011-06-28 21:50:06 +0000211 }
Lei Wena004abd2011-10-08 04:14:57 +0000212 if (timeout-- > 0)
213 udelay(10);
214 else {
Darwin Rambo30e6d972013-12-19 15:13:25 -0800215 printf("%s: Transfer data timeout\n", __func__);
Jaehoon Chung2cb5d672016-09-26 08:10:02 +0900216 return -ETIMEDOUT;
Lei Wena004abd2011-10-08 04:14:57 +0000217 }
Lei Wenaf62a552011-06-28 21:50:06 +0000218 } while (!(stat & SDHCI_INT_DATA_END));
219 return 0;
220}
221
Przemyslaw Marczak56b34bc2013-10-08 18:12:09 +0200222/*
223 * No command will be sent by driver if card is busy, so driver must wait
224 * for card ready state.
225 * Every time when card is busy after timeout then (last) timeout value will be
226 * increased twice but only if it doesn't exceed global defined maximum.
Masahiro Yamada65a25b22016-08-25 16:07:39 +0900227 * Each function call will use last timeout value.
Przemyslaw Marczak56b34bc2013-10-08 18:12:09 +0200228 */
Masahiro Yamada65a25b22016-08-25 16:07:39 +0900229#define SDHCI_CMD_MAX_TIMEOUT 3200
Masahiro Yamadad8ce77b2016-08-25 16:07:38 +0900230#define SDHCI_CMD_DEFAULT_TIMEOUT 100
Steve Raed90bb432016-06-29 13:42:01 -0700231#define SDHCI_READ_STATUS_TIMEOUT 1000
Przemyslaw Marczak56b34bc2013-10-08 18:12:09 +0200232
Simon Glasse7881d82017-07-29 11:35:31 -0600233#ifdef CONFIG_DM_MMC
Simon Glassef1e4ed2016-06-12 23:30:28 -0600234static int sdhci_send_command(struct udevice *dev, struct mmc_cmd *cmd,
235 struct mmc_data *data)
Lei Wenaf62a552011-06-28 21:50:06 +0000236{
Simon Glassef1e4ed2016-06-12 23:30:28 -0600237 struct mmc *mmc = mmc_get_mmc_dev(dev);
238
239#else
240static int sdhci_send_command(struct mmc *mmc, struct mmc_cmd *cmd,
241 struct mmc_data *data)
242{
243#endif
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200244 struct sdhci_host *host = mmc->priv;
Lei Wenaf62a552011-06-28 21:50:06 +0000245 unsigned int stat = 0;
246 int ret = 0;
247 int trans_bytes = 0, is_aligned = 1;
248 u32 mask, flags, mode;
Faiz Abbas6d6af202019-04-16 23:06:57 +0530249 unsigned int time = 0;
Simon Glass19d2e342016-05-14 14:03:04 -0600250 int mmc_dev = mmc_get_blk_desc(mmc)->devnum;
Vipul Kumar36332b62018-05-03 12:20:54 +0530251 ulong start = get_timer(0);
Lei Wenaf62a552011-06-28 21:50:06 +0000252
Faiz Abbas6d6af202019-04-16 23:06:57 +0530253 host->start_addr = 0;
Przemyslaw Marczak56b34bc2013-10-08 18:12:09 +0200254 /* Timeout unit - ms */
Masahiro Yamadad8ce77b2016-08-25 16:07:38 +0900255 static unsigned int cmd_timeout = SDHCI_CMD_DEFAULT_TIMEOUT;
Lei Wenaf62a552011-06-28 21:50:06 +0000256
Lei Wenaf62a552011-06-28 21:50:06 +0000257 mask = SDHCI_CMD_INHIBIT | SDHCI_DATA_INHIBIT;
258
259 /* We shouldn't wait for data inihibit for stop commands, even
260 though they might use busy signaling */
Siva Durga Prasad Paladugub88a7a42018-04-19 12:37:05 +0530261 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION ||
Siva Durga Prasad Paladugu1a7414f2018-06-13 11:43:01 +0530262 ((cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK ||
263 cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200) && !data))
Lei Wenaf62a552011-06-28 21:50:06 +0000264 mask &= ~SDHCI_DATA_INHIBIT;
265
266 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Przemyslaw Marczak56b34bc2013-10-08 18:12:09 +0200267 if (time >= cmd_timeout) {
Darwin Rambo30e6d972013-12-19 15:13:25 -0800268 printf("%s: MMC: %d busy ", __func__, mmc_dev);
Masahiro Yamada65a25b22016-08-25 16:07:39 +0900269 if (2 * cmd_timeout <= SDHCI_CMD_MAX_TIMEOUT) {
Przemyslaw Marczak56b34bc2013-10-08 18:12:09 +0200270 cmd_timeout += cmd_timeout;
271 printf("timeout increasing to: %u ms.\n",
272 cmd_timeout);
273 } else {
274 puts("timeout.\n");
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900275 return -ECOMM;
Przemyslaw Marczak56b34bc2013-10-08 18:12:09 +0200276 }
Lei Wenaf62a552011-06-28 21:50:06 +0000277 }
Przemyslaw Marczak56b34bc2013-10-08 18:12:09 +0200278 time++;
Lei Wenaf62a552011-06-28 21:50:06 +0000279 udelay(1000);
280 }
281
Jorge Ramirez-Ortiz713e6812017-11-02 15:10:21 +0100282 sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS);
283
Lei Wenaf62a552011-06-28 21:50:06 +0000284 mask = SDHCI_INT_RESPONSE;
Siva Durga Prasad Paladugu1a7414f2018-06-13 11:43:01 +0530285 if ((cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK ||
286 cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200) && !data)
Siva Durga Prasad Paladugub88a7a42018-04-19 12:37:05 +0530287 mask = SDHCI_INT_DATA_AVAIL;
288
Lei Wenaf62a552011-06-28 21:50:06 +0000289 if (!(cmd->resp_type & MMC_RSP_PRESENT))
290 flags = SDHCI_CMD_RESP_NONE;
291 else if (cmd->resp_type & MMC_RSP_136)
292 flags = SDHCI_CMD_RESP_LONG;
293 else if (cmd->resp_type & MMC_RSP_BUSY) {
294 flags = SDHCI_CMD_RESP_SHORT_BUSY;
Jaehoon Chung17ea3c82016-07-12 21:18:46 +0900295 if (data)
296 mask |= SDHCI_INT_DATA_END;
Lei Wenaf62a552011-06-28 21:50:06 +0000297 } else
298 flags = SDHCI_CMD_RESP_SHORT;
299
300 if (cmd->resp_type & MMC_RSP_CRC)
301 flags |= SDHCI_CMD_CRC;
302 if (cmd->resp_type & MMC_RSP_OPCODE)
303 flags |= SDHCI_CMD_INDEX;
Siva Durga Prasad Paladugu434f9d42018-05-29 20:03:10 +0530304 if (data || cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK ||
305 cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200)
Lei Wenaf62a552011-06-28 21:50:06 +0000306 flags |= SDHCI_CMD_DATA;
307
Darwin Rambo30e6d972013-12-19 15:13:25 -0800308 /* Set Transfer mode regarding to data flag */
Heinrich Schuchardtbb7b4ef2017-11-10 21:13:34 +0100309 if (data) {
Lei Wenaf62a552011-06-28 21:50:06 +0000310 sdhci_writeb(host, 0xe, SDHCI_TIMEOUT_CONTROL);
311 mode = SDHCI_TRNS_BLK_CNT_EN;
312 trans_bytes = data->blocks * data->blocksize;
313 if (data->blocks > 1)
314 mode |= SDHCI_TRNS_MULTI;
315
316 if (data->flags == MMC_DATA_READ)
317 mode |= SDHCI_TRNS_READ;
318
Faiz Abbas37cb6262019-04-16 23:06:58 +0530319 if (host->flags & USE_DMA) {
Faiz Abbas6d6af202019-04-16 23:06:57 +0530320 mode |= SDHCI_TRNS_DMA;
321 sdhci_prepare_dma(host, data, &is_aligned, trans_bytes);
Lei Wenaf62a552011-06-28 21:50:06 +0000322 }
323
Lei Wenaf62a552011-06-28 21:50:06 +0000324 sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
325 data->blocksize),
326 SDHCI_BLOCK_SIZE);
327 sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
328 sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
Kevin Liu5e1c23c2015-03-23 17:57:00 -0500329 } else if (cmd->resp_type & MMC_RSP_BUSY) {
330 sdhci_writeb(host, 0xe, SDHCI_TIMEOUT_CONTROL);
Lei Wenaf62a552011-06-28 21:50:06 +0000331 }
332
333 sdhci_writel(host, cmd->cmdarg, SDHCI_ARGUMENT);
Lei Wenaf62a552011-06-28 21:50:06 +0000334 sdhci_writew(host, SDHCI_MAKE_CMD(cmd->cmdidx, flags), SDHCI_COMMAND);
Stefan Roese29905a42015-06-29 14:58:08 +0200335 start = get_timer(0);
Lei Wenaf62a552011-06-28 21:50:06 +0000336 do {
337 stat = sdhci_readl(host, SDHCI_INT_STATUS);
338 if (stat & SDHCI_INT_ERROR)
339 break;
Lei Wenaf62a552011-06-28 21:50:06 +0000340
Masahiro Yamadabae4a1f2016-07-10 00:40:22 +0900341 if (get_timer(start) >= SDHCI_READ_STATUS_TIMEOUT) {
342 if (host->quirks & SDHCI_QUIRK_BROKEN_R1B) {
343 return 0;
344 } else {
345 printf("%s: Timeout for status update!\n",
346 __func__);
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900347 return -ETIMEDOUT;
Masahiro Yamadabae4a1f2016-07-10 00:40:22 +0900348 }
Jaehoon Chung3a638322012-04-23 02:36:25 +0000349 }
Masahiro Yamadabae4a1f2016-07-10 00:40:22 +0900350 } while ((stat & mask) != mask);
Jaehoon Chung3a638322012-04-23 02:36:25 +0000351
Lei Wenaf62a552011-06-28 21:50:06 +0000352 if ((stat & (SDHCI_INT_ERROR | mask)) == mask) {
353 sdhci_cmd_done(host, cmd);
354 sdhci_writel(host, mask, SDHCI_INT_STATUS);
355 } else
356 ret = -1;
357
358 if (!ret && data)
Faiz Abbas6d6af202019-04-16 23:06:57 +0530359 ret = sdhci_transfer_data(host, data);
Lei Wenaf62a552011-06-28 21:50:06 +0000360
Tushar Behera13243f22012-09-20 20:31:57 +0000361 if (host->quirks & SDHCI_QUIRK_WAIT_SEND_CMD)
362 udelay(1000);
363
Lei Wenaf62a552011-06-28 21:50:06 +0000364 stat = sdhci_readl(host, SDHCI_INT_STATUS);
365 sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS);
366 if (!ret) {
367 if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) &&
368 !is_aligned && (data->flags == MMC_DATA_READ))
Masahiro Yamadac8cc18b2020-02-14 16:40:21 +0900369 memcpy(data->dest, host->align_buffer, trans_bytes);
Lei Wenaf62a552011-06-28 21:50:06 +0000370 return 0;
371 }
372
373 sdhci_reset(host, SDHCI_RESET_CMD);
374 sdhci_reset(host, SDHCI_RESET_DATA);
375 if (stat & SDHCI_INT_TIMEOUT)
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900376 return -ETIMEDOUT;
Lei Wenaf62a552011-06-28 21:50:06 +0000377 else
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900378 return -ECOMM;
Lei Wenaf62a552011-06-28 21:50:06 +0000379}
380
Siva Durga Prasad Paladuguca992e82018-04-19 12:37:07 +0530381#if defined(CONFIG_DM_MMC) && defined(MMC_SUPPORTS_TUNING)
382static int sdhci_execute_tuning(struct udevice *dev, uint opcode)
383{
384 int err;
385 struct mmc *mmc = mmc_get_mmc_dev(dev);
386 struct sdhci_host *host = mmc->priv;
387
388 debug("%s\n", __func__);
389
Ramon Friedb70fe962018-05-14 15:02:30 +0300390 if (host->ops && host->ops->platform_execute_tuning) {
Siva Durga Prasad Paladuguca992e82018-04-19 12:37:07 +0530391 err = host->ops->platform_execute_tuning(mmc, opcode);
392 if (err)
393 return err;
394 return 0;
395 }
396 return 0;
397}
398#endif
Faiz Abbas3966c7d2019-06-11 00:43:35 +0530399int sdhci_set_clock(struct mmc *mmc, unsigned int clock)
Lei Wenaf62a552011-06-28 21:50:06 +0000400{
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200401 struct sdhci_host *host = mmc->priv;
Stefan Roese899fb9e2016-12-12 08:34:42 +0100402 unsigned int div, clk = 0, timeout;
Lei Wenaf62a552011-06-28 21:50:06 +0000403
Wenyou Yang79667b72015-09-22 14:59:25 +0800404 /* Wait max 20 ms */
405 timeout = 200;
406 while (sdhci_readl(host, SDHCI_PRESENT_STATE) &
407 (SDHCI_CMD_INHIBIT | SDHCI_DATA_INHIBIT)) {
408 if (timeout == 0) {
409 printf("%s: Timeout to wait cmd & data inhibit\n",
410 __func__);
Jaehoon Chung2cb5d672016-09-26 08:10:02 +0900411 return -EBUSY;
Wenyou Yang79667b72015-09-22 14:59:25 +0800412 }
413
414 timeout--;
415 udelay(100);
416 }
417
Stefan Roese899fb9e2016-12-12 08:34:42 +0100418 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
Lei Wenaf62a552011-06-28 21:50:06 +0000419
420 if (clock == 0)
421 return 0;
422
Ramon Friedb70fe962018-05-14 15:02:30 +0300423 if (host->ops && host->ops->set_delay)
Siva Durga Prasad Paladuguca992e82018-04-19 12:37:07 +0530424 host->ops->set_delay(host);
425
Jaehoon Chung113e5df2013-07-19 17:44:49 +0900426 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
Wenyou Yang6dffdbc2016-09-18 09:01:22 +0800427 /*
428 * Check if the Host Controller supports Programmable Clock
429 * Mode.
430 */
431 if (host->clk_mul) {
432 for (div = 1; div <= 1024; div++) {
Wenyou Yang0e0dcc12017-04-26 09:32:30 +0800433 if ((host->max_clk / div) <= clock)
Lei Wenaf62a552011-06-28 21:50:06 +0000434 break;
435 }
Wenyou Yang6dffdbc2016-09-18 09:01:22 +0800436
437 /*
438 * Set Programmable Clock Mode in the Clock
439 * Control register.
440 */
441 clk = SDHCI_PROG_CLOCK_MODE;
442 div--;
443 } else {
444 /* Version 3.00 divisors must be a multiple of 2. */
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100445 if (host->max_clk <= clock) {
Wenyou Yang6dffdbc2016-09-18 09:01:22 +0800446 div = 1;
447 } else {
448 for (div = 2;
449 div < SDHCI_MAX_DIV_SPEC_300;
450 div += 2) {
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100451 if ((host->max_clk / div) <= clock)
Wenyou Yang6dffdbc2016-09-18 09:01:22 +0800452 break;
453 }
454 }
455 div >>= 1;
Lei Wenaf62a552011-06-28 21:50:06 +0000456 }
457 } else {
458 /* Version 2.00 divisors must be a power of 2. */
459 for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100460 if ((host->max_clk / div) <= clock)
Lei Wenaf62a552011-06-28 21:50:06 +0000461 break;
462 }
Wenyou Yang6dffdbc2016-09-18 09:01:22 +0800463 div >>= 1;
Lei Wenaf62a552011-06-28 21:50:06 +0000464 }
Lei Wenaf62a552011-06-28 21:50:06 +0000465
Masahiro Yamadabf9c4d12017-01-13 11:51:51 +0900466 if (host->ops && host->ops->set_clock)
Jaehoon Chung62226b62016-12-30 15:30:18 +0900467 host->ops->set_clock(host, div);
Jaehoon Chungb09ed6e2012-08-30 16:24:11 +0000468
Wenyou Yang6dffdbc2016-09-18 09:01:22 +0800469 clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
Lei Wenaf62a552011-06-28 21:50:06 +0000470 clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
471 << SDHCI_DIVIDER_HI_SHIFT;
472 clk |= SDHCI_CLOCK_INT_EN;
473 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
474
475 /* Wait max 20 ms */
476 timeout = 20;
477 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
478 & SDHCI_CLOCK_INT_STABLE)) {
479 if (timeout == 0) {
Darwin Rambo30e6d972013-12-19 15:13:25 -0800480 printf("%s: Internal clock never stabilised.\n",
481 __func__);
Jaehoon Chung2cb5d672016-09-26 08:10:02 +0900482 return -EBUSY;
Lei Wenaf62a552011-06-28 21:50:06 +0000483 }
484 timeout--;
485 udelay(1000);
486 }
487
488 clk |= SDHCI_CLOCK_CARD_EN;
489 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
490 return 0;
491}
492
493static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
494{
495 u8 pwr = 0;
496
497 if (power != (unsigned short)-1) {
498 switch (1 << power) {
499 case MMC_VDD_165_195:
500 pwr = SDHCI_POWER_180;
501 break;
502 case MMC_VDD_29_30:
503 case MMC_VDD_30_31:
504 pwr = SDHCI_POWER_300;
505 break;
506 case MMC_VDD_32_33:
507 case MMC_VDD_33_34:
508 pwr = SDHCI_POWER_330;
509 break;
510 }
511 }
512
513 if (pwr == 0) {
514 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
515 return;
516 }
517
518 pwr |= SDHCI_POWER_ON;
519
520 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
521}
522
Faiz Abbasd1c0a222019-06-11 00:43:40 +0530523void sdhci_set_uhs_timing(struct sdhci_host *host)
524{
525 struct mmc *mmc = (struct mmc *)host->mmc;
526 u32 reg;
527
528 reg = sdhci_readw(host, SDHCI_HOST_CONTROL2);
529 reg &= ~SDHCI_CTRL_UHS_MASK;
530
531 switch (mmc->selected_mode) {
532 case UHS_SDR50:
533 case MMC_HS_52:
534 reg |= SDHCI_CTRL_UHS_SDR50;
535 break;
536 case UHS_DDR50:
537 case MMC_DDR_52:
538 reg |= SDHCI_CTRL_UHS_DDR50;
539 break;
540 case UHS_SDR104:
541 case MMC_HS_200:
542 reg |= SDHCI_CTRL_UHS_SDR104;
543 break;
544 default:
545 reg |= SDHCI_CTRL_UHS_SDR12;
546 }
547
548 sdhci_writew(host, reg, SDHCI_HOST_CONTROL2);
549}
550
Simon Glasse7881d82017-07-29 11:35:31 -0600551#ifdef CONFIG_DM_MMC
Simon Glassef1e4ed2016-06-12 23:30:28 -0600552static int sdhci_set_ios(struct udevice *dev)
553{
554 struct mmc *mmc = mmc_get_mmc_dev(dev);
555#else
Jaehoon Chung07b0b9c2016-12-30 15:30:16 +0900556static int sdhci_set_ios(struct mmc *mmc)
Lei Wenaf62a552011-06-28 21:50:06 +0000557{
Simon Glassef1e4ed2016-06-12 23:30:28 -0600558#endif
Lei Wenaf62a552011-06-28 21:50:06 +0000559 u32 ctrl;
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200560 struct sdhci_host *host = mmc->priv;
Lei Wenaf62a552011-06-28 21:50:06 +0000561
Masahiro Yamadabf9c4d12017-01-13 11:51:51 +0900562 if (host->ops && host->ops->set_control_reg)
Jaehoon Chung62226b62016-12-30 15:30:18 +0900563 host->ops->set_control_reg(host);
Jaehoon Chung236bfec2012-04-23 02:36:26 +0000564
Lei Wenaf62a552011-06-28 21:50:06 +0000565 if (mmc->clock != host->clock)
566 sdhci_set_clock(mmc, mmc->clock);
567
Siva Durga Prasad Paladugu2a2d7ef2018-04-19 12:37:04 +0530568 if (mmc->clk_disable)
569 sdhci_set_clock(mmc, 0);
570
Lei Wenaf62a552011-06-28 21:50:06 +0000571 /* Set bus width */
572 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
573 if (mmc->bus_width == 8) {
574 ctrl &= ~SDHCI_CTRL_4BITBUS;
Jaehoon Chung113e5df2013-07-19 17:44:49 +0900575 if ((SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) ||
576 (host->quirks & SDHCI_QUIRK_USE_WIDE8))
Lei Wenaf62a552011-06-28 21:50:06 +0000577 ctrl |= SDHCI_CTRL_8BITBUS;
578 } else {
Matt Reimerf88a4292015-02-19 11:22:53 -0700579 if ((SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) ||
580 (host->quirks & SDHCI_QUIRK_USE_WIDE8))
Lei Wenaf62a552011-06-28 21:50:06 +0000581 ctrl &= ~SDHCI_CTRL_8BITBUS;
582 if (mmc->bus_width == 4)
583 ctrl |= SDHCI_CTRL_4BITBUS;
584 else
585 ctrl &= ~SDHCI_CTRL_4BITBUS;
586 }
587
588 if (mmc->clock > 26000000)
589 ctrl |= SDHCI_CTRL_HISPD;
590 else
591 ctrl &= ~SDHCI_CTRL_HISPD;
592
Hannes Schmelzer88a57122018-03-07 08:00:56 +0100593 if ((host->quirks & SDHCI_QUIRK_NO_HISPD_BIT) ||
594 (host->quirks & SDHCI_QUIRK_BROKEN_HISPD_MODE))
Jaehoon Chung236bfec2012-04-23 02:36:26 +0000595 ctrl &= ~SDHCI_CTRL_HISPD;
596
Lei Wenaf62a552011-06-28 21:50:06 +0000597 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Jaehoon Chung07b0b9c2016-12-30 15:30:16 +0900598
Stefan Roese210841c2016-12-12 08:24:56 +0100599 /* If available, call the driver specific "post" set_ios() function */
600 if (host->ops && host->ops->set_ios_post)
Faiz Abbasa8185c52019-06-11 00:43:37 +0530601 return host->ops->set_ios_post(host);
Stefan Roese210841c2016-12-12 08:24:56 +0100602
Simon Glassef1e4ed2016-06-12 23:30:28 -0600603 return 0;
Lei Wenaf62a552011-06-28 21:50:06 +0000604}
605
Jeroen Hofstee6588c782014-10-08 22:57:43 +0200606static int sdhci_init(struct mmc *mmc)
Lei Wenaf62a552011-06-28 21:50:06 +0000607{
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200608 struct sdhci_host *host = mmc->priv;
T Karthik Reddy451931e2019-06-25 13:39:03 +0200609#if CONFIG_IS_ENABLED(DM_MMC) && CONFIG_IS_ENABLED(DM_GPIO)
610 struct udevice *dev = mmc->dev;
611
Baruch Siach58d65d52019-07-22 19:14:06 +0300612 gpio_request_by_name(dev, "cd-gpios", 0,
T Karthik Reddy451931e2019-06-25 13:39:03 +0200613 &host->cd_gpio, GPIOD_IS_IN);
614#endif
Lei Wenaf62a552011-06-28 21:50:06 +0000615
Masahiro Yamada8d549b62016-08-25 16:07:34 +0900616 sdhci_reset(host, SDHCI_RESET_ALL);
617
Masahiro Yamadac8cc18b2020-02-14 16:40:21 +0900618#if defined(CONFIG_FIXED_SDHCI_ALIGNED_BUFFER)
619 host->align_buffer = (void *)CONFIG_FIXED_SDHCI_ALIGNED_BUFFER;
Masahiro Yamadaf5df6aa2020-02-14 16:40:22 +0900620 /*
621 * Always use this bounce-buffer when CONFIG_FIXED_SDHCI_ALIGNED_BUFFER
622 * is defined.
623 */
624 host->force_align_buffer = true;
Masahiro Yamadac8cc18b2020-02-14 16:40:21 +0900625#else
626 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) {
627 host->align_buffer = memalign(8, 512 * 1024);
628 if (!host->align_buffer) {
Darwin Rambo30e6d972013-12-19 15:13:25 -0800629 printf("%s: Aligned buffer alloc failed!!!\n",
630 __func__);
Jaehoon Chung2cb5d672016-09-26 08:10:02 +0900631 return -ENOMEM;
Lei Wenaf62a552011-06-28 21:50:06 +0000632 }
633 }
Masahiro Yamadac8cc18b2020-02-14 16:40:21 +0900634#endif
Lei Wenaf62a552011-06-28 21:50:06 +0000635
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200636 sdhci_set_power(host, fls(mmc->cfg->voltages) - 1);
Joe Hershberger470dcc72012-08-17 10:18:55 +0000637
Masahiro Yamadabf9c4d12017-01-13 11:51:51 +0900638 if (host->ops && host->ops->get_cd)
Jaehoon Chung6f88a3a2016-12-30 15:30:15 +0900639 host->ops->get_cd(host);
Joe Hershberger470dcc72012-08-17 10:18:55 +0000640
Łukasz Majewskice0c1bc2013-01-11 05:08:54 +0000641 /* Enable only interrupts served by the SD controller */
Darwin Rambo30e6d972013-12-19 15:13:25 -0800642 sdhci_writel(host, SDHCI_INT_DATA_MASK | SDHCI_INT_CMD_MASK,
643 SDHCI_INT_ENABLE);
Łukasz Majewskice0c1bc2013-01-11 05:08:54 +0000644 /* Mask all sdhci interrupt sources */
645 sdhci_writel(host, 0x0, SDHCI_SIGNAL_ENABLE);
Lei Wenaf62a552011-06-28 21:50:06 +0000646
Lei Wenaf62a552011-06-28 21:50:06 +0000647 return 0;
648}
649
Simon Glasse7881d82017-07-29 11:35:31 -0600650#ifdef CONFIG_DM_MMC
Simon Glassef1e4ed2016-06-12 23:30:28 -0600651int sdhci_probe(struct udevice *dev)
652{
653 struct mmc *mmc = mmc_get_mmc_dev(dev);
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200654
Simon Glassef1e4ed2016-06-12 23:30:28 -0600655 return sdhci_init(mmc);
656}
657
Baruch Siach1b716952019-11-03 12:00:27 +0200658static int sdhci_get_cd(struct udevice *dev)
T Karthik Reddyda18c622019-06-25 13:39:04 +0200659{
660 struct mmc *mmc = mmc_get_mmc_dev(dev);
661 struct sdhci_host *host = mmc->priv;
662 int value;
663
664 /* If nonremovable, assume that the card is always present. */
665 if (mmc->cfg->host_caps & MMC_CAP_NONREMOVABLE)
666 return 1;
667 /* If polling, assume that the card is always present. */
668 if (mmc->cfg->host_caps & MMC_CAP_NEEDS_POLL)
669 return 1;
670
671#if CONFIG_IS_ENABLED(DM_GPIO)
672 value = dm_gpio_get_value(&host->cd_gpio);
673 if (value >= 0) {
674 if (mmc->cfg->host_caps & MMC_CAP_CD_ACTIVE_HIGH)
675 return !value;
676 else
677 return value;
678 }
679#endif
680 value = !!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
681 SDHCI_CARD_PRESENT);
682 if (mmc->cfg->host_caps & MMC_CAP_CD_ACTIVE_HIGH)
683 return !value;
684 else
685 return value;
686}
687
Simon Glassef1e4ed2016-06-12 23:30:28 -0600688const struct dm_mmc_ops sdhci_ops = {
689 .send_cmd = sdhci_send_command,
690 .set_ios = sdhci_set_ios,
T Karthik Reddyda18c622019-06-25 13:39:04 +0200691 .get_cd = sdhci_get_cd,
Siva Durga Prasad Paladuguca992e82018-04-19 12:37:07 +0530692#ifdef MMC_SUPPORTS_TUNING
693 .execute_tuning = sdhci_execute_tuning,
694#endif
Simon Glassef1e4ed2016-06-12 23:30:28 -0600695};
696#else
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200697static const struct mmc_ops sdhci_ops = {
698 .send_cmd = sdhci_send_command,
699 .set_ios = sdhci_set_ios,
700 .init = sdhci_init,
701};
Simon Glassef1e4ed2016-06-12 23:30:28 -0600702#endif
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200703
Jaehoon Chung14bed522016-07-26 19:06:24 +0900704int sdhci_setup_cfg(struct mmc_config *cfg, struct sdhci_host *host,
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100705 u32 f_max, u32 f_min)
Simon Glass2a809092016-06-12 23:30:27 -0600706{
Siva Durga Prasad Paladugub8e25ef2018-04-19 12:37:08 +0530707 u32 caps, caps_1 = 0;
Faiz Abbas3d296362019-06-11 00:43:34 +0530708#if CONFIG_IS_ENABLED(DM_MMC)
T Karthik Reddycd45d6f2019-09-02 16:34:31 +0200709 u64 dt_caps, dt_caps_mask;
Jaehoon Chung14bed522016-07-26 19:06:24 +0900710
T Karthik Reddycd45d6f2019-09-02 16:34:31 +0200711 dt_caps_mask = dev_read_u64_default(host->mmc->dev,
712 "sdhci-caps-mask", 0);
713 dt_caps = dev_read_u64_default(host->mmc->dev,
714 "sdhci-caps", 0);
715 caps = ~(u32)dt_caps_mask &
716 sdhci_readl(host, SDHCI_CAPABILITIES);
717 caps |= (u32)dt_caps;
Faiz Abbas3d296362019-06-11 00:43:34 +0530718#else
Jaehoon Chung14bed522016-07-26 19:06:24 +0900719 caps = sdhci_readl(host, SDHCI_CAPABILITIES);
Faiz Abbas3d296362019-06-11 00:43:34 +0530720#endif
T Karthik Reddycd45d6f2019-09-02 16:34:31 +0200721 debug("%s, caps: 0x%x\n", __func__, caps);
Masahiro Yamada15bd0992016-08-25 16:07:37 +0900722
Masahiro Yamada45a68fe2016-12-07 22:10:29 +0900723#ifdef CONFIG_MMC_SDHCI_SDMA
Masahiro Yamada15bd0992016-08-25 16:07:37 +0900724 if (!(caps & SDHCI_CAN_DO_SDMA)) {
725 printf("%s: Your controller doesn't support SDMA!!\n",
726 __func__);
727 return -EINVAL;
728 }
Faiz Abbas6d6af202019-04-16 23:06:57 +0530729
730 host->flags |= USE_SDMA;
Masahiro Yamada15bd0992016-08-25 16:07:37 +0900731#endif
Faiz Abbas37cb6262019-04-16 23:06:58 +0530732#if CONFIG_IS_ENABLED(MMC_SDHCI_ADMA)
733 if (!(caps & SDHCI_CAN_DO_ADMA2)) {
734 printf("%s: Your controller doesn't support SDMA!!\n",
735 __func__);
736 return -EINVAL;
737 }
738 host->adma_desc_table = (struct sdhci_adma_desc *)
739 memalign(ARCH_DMA_MINALIGN, ADMA_TABLE_SZ);
740
741 host->adma_addr = (dma_addr_t)host->adma_desc_table;
742#ifdef CONFIG_DMA_ADDR_T_64BIT
743 host->flags |= USE_ADMA64;
744#else
745 host->flags |= USE_ADMA;
746#endif
747#endif
Jaehoon Chung895549a2016-09-26 08:10:01 +0900748 if (host->quirks & SDHCI_QUIRK_REG32_RW)
749 host->version =
750 sdhci_readl(host, SDHCI_HOST_VERSION - 2) >> 16;
751 else
752 host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
Jaehoon Chung14bed522016-07-26 19:06:24 +0900753
754 cfg->name = host->name;
Simon Glasse7881d82017-07-29 11:35:31 -0600755#ifndef CONFIG_DM_MMC
Simon Glass2a809092016-06-12 23:30:27 -0600756 cfg->ops = &sdhci_ops;
757#endif
Wenyou Yang0e0dcc12017-04-26 09:32:30 +0800758
759 /* Check whether the clock multiplier is supported or not */
760 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
Faiz Abbas3d296362019-06-11 00:43:34 +0530761#if CONFIG_IS_ENABLED(DM_MMC)
T Karthik Reddycd45d6f2019-09-02 16:34:31 +0200762 caps_1 = ~(u32)(dt_caps_mask >> 32) &
763 sdhci_readl(host, SDHCI_CAPABILITIES_1);
764 caps_1 |= (u32)(dt_caps >> 32);
Faiz Abbas3d296362019-06-11 00:43:34 +0530765#else
Wenyou Yang0e0dcc12017-04-26 09:32:30 +0800766 caps_1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
Faiz Abbas3d296362019-06-11 00:43:34 +0530767#endif
T Karthik Reddycd45d6f2019-09-02 16:34:31 +0200768 debug("%s, caps_1: 0x%x\n", __func__, caps_1);
Wenyou Yang0e0dcc12017-04-26 09:32:30 +0800769 host->clk_mul = (caps_1 & SDHCI_CLOCK_MUL_MASK) >>
770 SDHCI_CLOCK_MUL_SHIFT;
771 }
772
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100773 if (host->max_clk == 0) {
Jaehoon Chung14bed522016-07-26 19:06:24 +0900774 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300)
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100775 host->max_clk = (caps & SDHCI_CLOCK_V3_BASE_MASK) >>
Simon Glass2a809092016-06-12 23:30:27 -0600776 SDHCI_CLOCK_BASE_SHIFT;
777 else
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100778 host->max_clk = (caps & SDHCI_CLOCK_BASE_MASK) >>
Simon Glass2a809092016-06-12 23:30:27 -0600779 SDHCI_CLOCK_BASE_SHIFT;
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100780 host->max_clk *= 1000000;
Wenyou Yang0e0dcc12017-04-26 09:32:30 +0800781 if (host->clk_mul)
782 host->max_clk *= host->clk_mul;
Simon Glass2a809092016-06-12 23:30:27 -0600783 }
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100784 if (host->max_clk == 0) {
Masahiro Yamada6c679542016-08-25 16:07:35 +0900785 printf("%s: Hardware doesn't specify base clock frequency\n",
786 __func__);
Simon Glass2a809092016-06-12 23:30:27 -0600787 return -EINVAL;
Masahiro Yamada6c679542016-08-25 16:07:35 +0900788 }
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100789 if (f_max && (f_max < host->max_clk))
790 cfg->f_max = f_max;
791 else
792 cfg->f_max = host->max_clk;
793 if (f_min)
794 cfg->f_min = f_min;
Simon Glass2a809092016-06-12 23:30:27 -0600795 else {
Jaehoon Chung14bed522016-07-26 19:06:24 +0900796 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300)
Simon Glass2a809092016-06-12 23:30:27 -0600797 cfg->f_min = cfg->f_max / SDHCI_MAX_DIV_SPEC_300;
798 else
799 cfg->f_min = cfg->f_max / SDHCI_MAX_DIV_SPEC_200;
800 }
801 cfg->voltages = 0;
802 if (caps & SDHCI_CAN_VDD_330)
803 cfg->voltages |= MMC_VDD_32_33 | MMC_VDD_33_34;
804 if (caps & SDHCI_CAN_VDD_300)
805 cfg->voltages |= MMC_VDD_29_30 | MMC_VDD_30_31;
806 if (caps & SDHCI_CAN_VDD_180)
807 cfg->voltages |= MMC_VDD_165_195;
808
Masahiro Yamada3137e642016-08-25 16:07:36 +0900809 if (host->quirks & SDHCI_QUIRK_BROKEN_VOLTAGE)
810 cfg->voltages |= host->voltages;
811
Masahiro Yamadabe165fb2017-12-30 02:00:08 +0900812 cfg->host_caps |= MMC_MODE_HS | MMC_MODE_HS_52MHz | MMC_MODE_4BIT;
Jaehoon Chung3fd0a9b2016-12-30 15:30:21 +0900813
814 /* Since Host Controller Version3.0 */
Jaehoon Chung14bed522016-07-26 19:06:24 +0900815 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
Jaehoon Chungecd7b242016-12-30 15:30:11 +0900816 if (!(caps & SDHCI_CAN_DO_8BIT))
817 cfg->host_caps &= ~MMC_MODE_8BIT;
Simon Glass2a809092016-06-12 23:30:27 -0600818 }
819
Hannes Schmelzer88a57122018-03-07 08:00:56 +0100820 if (host->quirks & SDHCI_QUIRK_BROKEN_HISPD_MODE) {
821 cfg->host_caps &= ~MMC_MODE_HS;
822 cfg->host_caps &= ~MMC_MODE_HS_52MHz;
823 }
824
Siva Durga Prasad Paladugub8e25ef2018-04-19 12:37:08 +0530825 if (!(cfg->voltages & MMC_VDD_165_195) ||
826 (host->quirks & SDHCI_QUIRK_NO_1_8_V))
827 caps_1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
828 SDHCI_SUPPORT_DDR50);
829
830 if (caps_1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
831 SDHCI_SUPPORT_DDR50))
832 cfg->host_caps |= MMC_CAP(UHS_SDR12) | MMC_CAP(UHS_SDR25);
833
834 if (caps_1 & SDHCI_SUPPORT_SDR104) {
835 cfg->host_caps |= MMC_CAP(UHS_SDR104) | MMC_CAP(UHS_SDR50);
836 /*
837 * SD3.0: SDR104 is supported so (for eMMC) the caps2
838 * field can be promoted to support HS200.
839 */
840 cfg->host_caps |= MMC_CAP(MMC_HS_200);
841 } else if (caps_1 & SDHCI_SUPPORT_SDR50) {
842 cfg->host_caps |= MMC_CAP(UHS_SDR50);
843 }
844
845 if (caps_1 & SDHCI_SUPPORT_DDR50)
846 cfg->host_caps |= MMC_CAP(UHS_DDR50);
847
Jaehoon Chung14bed522016-07-26 19:06:24 +0900848 if (host->host_caps)
849 cfg->host_caps |= host->host_caps;
Simon Glass2a809092016-06-12 23:30:27 -0600850
851 cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
852
853 return 0;
854}
855
Simon Glassef1e4ed2016-06-12 23:30:28 -0600856#ifdef CONFIG_BLK
857int sdhci_bind(struct udevice *dev, struct mmc *mmc, struct mmc_config *cfg)
858{
859 return mmc_bind(dev, mmc, cfg);
860}
861#else
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100862int add_sdhci(struct sdhci_host *host, u32 f_max, u32 f_min)
Lei Wenaf62a552011-06-28 21:50:06 +0000863{
Masahiro Yamada6c679542016-08-25 16:07:35 +0900864 int ret;
865
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100866 ret = sdhci_setup_cfg(&host->cfg, host, f_max, f_min);
Masahiro Yamada6c679542016-08-25 16:07:35 +0900867 if (ret)
868 return ret;
Jaehoon Chung236bfec2012-04-23 02:36:26 +0000869
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200870 host->mmc = mmc_create(&host->cfg, host);
871 if (host->mmc == NULL) {
872 printf("%s: mmc create fail!\n", __func__);
Jaehoon Chung2cb5d672016-09-26 08:10:02 +0900873 return -ENOMEM;
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200874 }
Lei Wenaf62a552011-06-28 21:50:06 +0000875
876 return 0;
877}
Simon Glassef1e4ed2016-06-12 23:30:28 -0600878#endif