blob: a978eea1617a211078842d313dc679a8cf752150 [file] [log] [blame]
Masahiro Yamadadd840582014-07-30 14:08:14 +09001menu "mpc85xx CPU"
2 depends on MPC85xx
3
4config SYS_CPU
Masahiro Yamadadd840582014-07-30 14:08:14 +09005 default "mpc85xx"
6
Simon Glass230ecd72017-05-17 03:25:15 -06007config CMD_ERRATA
8 bool "Enable the 'errata' command"
9 depends on MPC85xx
10 default y
11 help
12 This enables the 'errata' command which displays a list of errata
13 work-arounds which are enabled for the current board.
14
Masahiro Yamadadd840582014-07-30 14:08:14 +090015choice
16 prompt "Target select"
Joe Hershbergera26cd042015-05-12 14:46:23 -050017 optional
Masahiro Yamadadd840582014-07-30 14:08:14 +090018
Masahiro Yamadadd840582014-07-30 14:08:14 +090019config TARGET_SOCRATES
20 bool "Support socrates"
York Sun25cb74b2016-11-15 13:57:15 -080021 select ARCH_MPC8544
Masahiro Yamadadd840582014-07-30 14:08:14 +090022
Masahiro Yamadadd840582014-07-30 14:08:14 +090023config TARGET_P3041DS
24 bool "Support P3041DS"
Masahiro Yamadabb6b1422016-07-25 19:56:03 +090025 select PHYS_64BIT
York Sun5e5fdd22016-11-18 11:20:40 -080026 select ARCH_P3041
Tom Rinie5ec4812017-01-22 19:43:11 -050027 select BOARD_LATE_INIT if CHAIN_OF_TRUST
Simon Glass3bf926c2017-06-14 21:28:24 -060028 imply CMD_SATA
Masahiro Yamada7e3caa82017-12-04 12:37:00 +090029 imply PANIC_HANG
Masahiro Yamadadd840582014-07-30 14:08:14 +090030
31config TARGET_P4080DS
32 bool "Support P4080DS"
Masahiro Yamadabb6b1422016-07-25 19:56:03 +090033 select PHYS_64BIT
York Sune71372c2016-11-18 11:24:40 -080034 select ARCH_P4080
Tom Rinie5ec4812017-01-22 19:43:11 -050035 select BOARD_LATE_INIT if CHAIN_OF_TRUST
Simon Glass3bf926c2017-06-14 21:28:24 -060036 imply CMD_SATA
Masahiro Yamada7e3caa82017-12-04 12:37:00 +090037 imply PANIC_HANG
Masahiro Yamadadd840582014-07-30 14:08:14 +090038
Masahiro Yamadadd840582014-07-30 14:08:14 +090039config TARGET_P5040DS
40 bool "Support P5040DS"
Masahiro Yamadabb6b1422016-07-25 19:56:03 +090041 select PHYS_64BIT
York Sun95390362016-11-18 11:39:36 -080042 select ARCH_P5040
Tom Rinie5ec4812017-01-22 19:43:11 -050043 select BOARD_LATE_INIT if CHAIN_OF_TRUST
Simon Glass3bf926c2017-06-14 21:28:24 -060044 imply CMD_SATA
Masahiro Yamada7e3caa82017-12-04 12:37:00 +090045 imply PANIC_HANG
Masahiro Yamadadd840582014-07-30 14:08:14 +090046
Masahiro Yamadadd840582014-07-30 14:08:14 +090047config TARGET_MPC8548CDS
48 bool "Support MPC8548CDS"
York Sun281ed4c2016-11-15 13:52:34 -080049 select ARCH_MPC8548
Rajesh Bhagatc8c01702021-02-15 09:46:14 +010050 select FSL_VIA
Tom Riniab92b382021-08-26 11:47:59 -040051 select SYS_CACHE_SHIFT_5
Masahiro Yamadadd840582014-07-30 14:08:14 +090052
York Sun76016862016-11-16 13:30:06 -080053config TARGET_P1010RDB_PA
54 bool "Support P1010RDB_PA"
55 select ARCH_P1010
Tom Rinie5ec4812017-01-22 19:43:11 -050056 select BOARD_LATE_INIT if CHAIN_OF_TRUST
York Sun76016862016-11-16 13:30:06 -080057 select SUPPORT_SPL
58 select SUPPORT_TPL
Simon Glassa1dc9802017-05-17 03:25:10 -060059 imply CMD_EEPROM
Simon Glass3bf926c2017-06-14 21:28:24 -060060 imply CMD_SATA
Masahiro Yamada7e3caa82017-12-04 12:37:00 +090061 imply PANIC_HANG
York Sun76016862016-11-16 13:30:06 -080062
63config TARGET_P1010RDB_PB
64 bool "Support P1010RDB_PB"
York Sun7d5f9f82016-11-16 13:08:52 -080065 select ARCH_P1010
Tom Rinie5ec4812017-01-22 19:43:11 -050066 select BOARD_LATE_INIT if CHAIN_OF_TRUST
Masahiro Yamada02627352014-10-20 17:45:56 +090067 select SUPPORT_SPL
Masahiro Yamadacf6bbe42014-10-20 17:45:57 +090068 select SUPPORT_TPL
Simon Glassa1dc9802017-05-17 03:25:10 -060069 imply CMD_EEPROM
Simon Glass3bf926c2017-06-14 21:28:24 -060070 imply CMD_SATA
Masahiro Yamada7e3caa82017-12-04 12:37:00 +090071 imply PANIC_HANG
Masahiro Yamadadd840582014-07-30 14:08:14 +090072
York Sunaa146202016-11-17 13:52:44 -080073config TARGET_P1020RDB_PC
74 bool "Support P1020RDB-PC"
75 select SUPPORT_SPL
76 select SUPPORT_TPL
York Sun484fff62016-11-18 10:02:14 -080077 select ARCH_P1020
Simon Glassa1dc9802017-05-17 03:25:10 -060078 imply CMD_EEPROM
Simon Glass3bf926c2017-06-14 21:28:24 -060079 imply CMD_SATA
Masahiro Yamada7e3caa82017-12-04 12:37:00 +090080 imply PANIC_HANG
York Sunaa146202016-11-17 13:52:44 -080081
York Sunf404b662016-11-17 13:53:33 -080082config TARGET_P1020RDB_PD
83 bool "Support P1020RDB-PD"
84 select SUPPORT_SPL
85 select SUPPORT_TPL
York Sun484fff62016-11-18 10:02:14 -080086 select ARCH_P1020
Simon Glassa1dc9802017-05-17 03:25:10 -060087 imply CMD_EEPROM
Simon Glass3bf926c2017-06-14 21:28:24 -060088 imply CMD_SATA
Masahiro Yamada7e3caa82017-12-04 12:37:00 +090089 imply PANIC_HANG
York Sunf404b662016-11-17 13:53:33 -080090
York Sun8435aa72016-11-17 14:19:18 -080091config TARGET_P2020RDB
92 bool "Support P2020RDB-PC"
93 select SUPPORT_SPL
94 select SUPPORT_TPL
York Sun45936372016-11-18 11:08:43 -080095 select ARCH_P2020
Simon Glassa1dc9802017-05-17 03:25:10 -060096 imply CMD_EEPROM
Simon Glass3bf926c2017-06-14 21:28:24 -060097 imply CMD_SATA
Tuomas Tynkkynenc88ecf42017-12-08 15:36:14 +020098 imply SATA_SIL
York Sun8435aa72016-11-17 14:19:18 -080099
Masahiro Yamadadd840582014-07-30 14:08:14 +0900100config TARGET_P2041RDB
101 bool "Support P2041RDB"
York Sunce040c82016-11-18 11:15:21 -0800102 select ARCH_P2041
Tom Rinie5ec4812017-01-22 19:43:11 -0500103 select BOARD_LATE_INIT if CHAIN_OF_TRUST
Masahiro Yamadabb6b1422016-07-25 19:56:03 +0900104 select PHYS_64BIT
Simon Glass3bf926c2017-06-14 21:28:24 -0600105 imply CMD_SATA
Tuomas Tynkkynen9920d152017-12-08 15:36:17 +0200106 imply FSL_SATA
Masahiro Yamadadd840582014-07-30 14:08:14 +0900107
108config TARGET_QEMU_PPCE500
109 bool "Support qemu-ppce500"
York Sun10343402016-11-18 12:29:51 -0800110 select ARCH_QEMU_E500
Masahiro Yamadabb6b1422016-07-25 19:56:03 +0900111 select PHYS_64BIT
Simon Glass239d22c2021-12-16 20:59:36 -0700112 imply OF_HAS_PRIOR_STAGE
Masahiro Yamadadd840582014-07-30 14:08:14 +0900113
York Sun08c75292016-11-18 12:45:44 -0800114config TARGET_T1024RDB
115 bool "Support T1024RDB"
York Sune5d5f5a2016-11-18 13:01:34 -0800116 select ARCH_T1024
Tom Rinie5ec4812017-01-22 19:43:11 -0500117 select BOARD_LATE_INIT if CHAIN_OF_TRUST
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800118 select SUPPORT_SPL
Masahiro Yamadabb6b1422016-07-25 19:56:03 +0900119 select PHYS_64BIT
Rajesh Bhagat32413122019-02-01 05:22:01 +0000120 select FSL_DDR_INTERACTIVE
Simon Glassa1dc9802017-05-17 03:25:10 -0600121 imply CMD_EEPROM
Masahiro Yamada7e3caa82017-12-04 12:37:00 +0900122 imply PANIC_HANG
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800123
York Sun95a809b2016-11-18 13:19:39 -0800124config TARGET_T1042RDB
125 bool "Support T1042RDB"
York Sun5449c982016-11-18 13:36:39 -0800126 select ARCH_T1042
Tom Rinie5ec4812017-01-22 19:43:11 -0500127 select BOARD_LATE_INIT if CHAIN_OF_TRUST
Masahiro Yamada02627352014-10-20 17:45:56 +0900128 select SUPPORT_SPL
Masahiro Yamadabb6b1422016-07-25 19:56:03 +0900129 select PHYS_64BIT
Masahiro Yamadadd840582014-07-30 14:08:14 +0900130
York Sun319ed242016-11-21 11:04:34 -0800131config TARGET_T1042D4RDB
132 bool "Support T1042D4RDB"
133 select ARCH_T1042
Tom Rinie5ec4812017-01-22 19:43:11 -0500134 select BOARD_LATE_INIT if CHAIN_OF_TRUST
York Sun319ed242016-11-21 11:04:34 -0800135 select SUPPORT_SPL
136 select PHYS_64BIT
Masahiro Yamada7e3caa82017-12-04 12:37:00 +0900137 imply PANIC_HANG
York Sun319ed242016-11-21 11:04:34 -0800138
York Sun55ed8ae2016-11-18 13:44:00 -0800139config TARGET_T1042RDB_PI
140 bool "Support T1042RDB_PI"
141 select ARCH_T1042
Tom Rinie5ec4812017-01-22 19:43:11 -0500142 select BOARD_LATE_INIT if CHAIN_OF_TRUST
York Sun55ed8ae2016-11-18 13:44:00 -0800143 select SUPPORT_SPL
144 select PHYS_64BIT
Masahiro Yamada7e3caa82017-12-04 12:37:00 +0900145 imply PANIC_HANG
York Sun55ed8ae2016-11-18 13:44:00 -0800146
York Sun638d5be2016-11-21 12:46:58 -0800147config TARGET_T2080QDS
148 bool "Support T2080QDS"
York Sun0f3d80e2016-11-21 12:54:19 -0800149 select ARCH_T2080
Tom Rinie5ec4812017-01-22 19:43:11 -0500150 select BOARD_LATE_INIT if CHAIN_OF_TRUST
Masahiro Yamada02627352014-10-20 17:45:56 +0900151 select SUPPORT_SPL
Masahiro Yamadabb6b1422016-07-25 19:56:03 +0900152 select PHYS_64BIT
Rajesh Bhagat32413122019-02-01 05:22:01 +0000153 select FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
154 select FSL_DDR_INTERACTIVE
Peng Maa2d4cb22019-12-23 09:28:12 +0000155 imply CMD_SATA
Masahiro Yamadadd840582014-07-30 14:08:14 +0900156
York Sun01671e62016-11-21 12:57:22 -0800157config TARGET_T2080RDB
158 bool "Support T2080RDB"
York Sun0f3d80e2016-11-21 12:54:19 -0800159 select ARCH_T2080
Tom Rinie5ec4812017-01-22 19:43:11 -0500160 select BOARD_LATE_INIT if CHAIN_OF_TRUST
Masahiro Yamada02627352014-10-20 17:45:56 +0900161 select SUPPORT_SPL
Masahiro Yamadabb6b1422016-07-25 19:56:03 +0900162 select PHYS_64BIT
Simon Glass3bf926c2017-06-14 21:28:24 -0600163 imply CMD_SATA
Masahiro Yamada7e3caa82017-12-04 12:37:00 +0900164 imply PANIC_HANG
Masahiro Yamadadd840582014-07-30 14:08:14 +0900165
Masahiro Yamadadd840582014-07-30 14:08:14 +0900166config TARGET_T4240RDB
167 bool "Support T4240RDB"
York Sun26bc57d2016-11-21 13:35:41 -0800168 select ARCH_T4240
Chunhe Lan373762c2015-03-20 17:08:54 +0800169 select SUPPORT_SPL
Masahiro Yamadabb6b1422016-07-25 19:56:03 +0900170 select PHYS_64BIT
Rajesh Bhagat32413122019-02-01 05:22:01 +0000171 select FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
Simon Glass3bf926c2017-06-14 21:28:24 -0600172 imply CMD_SATA
Masahiro Yamada7e3caa82017-12-04 12:37:00 +0900173 imply PANIC_HANG
Masahiro Yamadadd840582014-07-30 14:08:14 +0900174
Masahiro Yamadadd840582014-07-30 14:08:14 +0900175config TARGET_KMP204X
176 bool "Support kmp204x"
Pascal Linderc0fed3a2019-06-18 13:27:47 +0200177 select VENDOR_KM
Masahiro Yamadadd840582014-07-30 14:08:14 +0900178
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100179config TARGET_KMCENT2
180 bool "Support kmcent2"
181 select VENDOR_KM
182
Masahiro Yamadadd840582014-07-30 14:08:14 +0900183endchoice
184
York Sunb41f1922016-11-18 11:56:57 -0800185config ARCH_B4420
186 bool
York Sunf8dee362016-12-28 08:43:27 -0800187 select E500MC
York Sun9ec10102016-12-28 08:43:48 -0800188 select E6500
York Sun05cb79a2016-12-02 10:44:34 -0800189 select FSL_LAW
York Sun22120f12016-12-28 08:43:46 -0800190 select SYS_FSL_DDR_VER_47
York Sun63659ff2016-12-28 08:43:43 -0800191 select SYS_FSL_ERRATUM_A004477
192 select SYS_FSL_ERRATUM_A005871
193 select SYS_FSL_ERRATUM_A006379
194 select SYS_FSL_ERRATUM_A006384
195 select SYS_FSL_ERRATUM_A006475
196 select SYS_FSL_ERRATUM_A006593
197 select SYS_FSL_ERRATUM_A007075
198 select SYS_FSL_ERRATUM_A007186
199 select SYS_FSL_ERRATUM_A007212
200 select SYS_FSL_ERRATUM_A009942
York Sund26e34c2016-12-28 08:43:40 -0800201 select SYS_FSL_HAS_DDR3
York Sun2c2e2c92016-12-28 08:43:30 -0800202 select SYS_FSL_HAS_SEC
York Sun73717742016-12-28 08:43:49 -0800203 select SYS_FSL_QORIQ_CHASSIS2
York Sun90b80382016-12-28 08:43:31 -0800204 select SYS_FSL_SEC_BE
York Sun2c2e2c92016-12-28 08:43:30 -0800205 select SYS_FSL_SEC_COMPAT_4
York Sun48512782016-12-28 08:43:50 -0800206 select SYS_PPC64
Prabhakar Kushwahad98b98d2017-02-02 15:01:13 +0530207 select FSL_IFC
Simon Glassa1dc9802017-05-17 03:25:10 -0600208 imply CMD_EEPROM
Tom Rini8f1a80e2017-07-28 21:31:42 -0400209 imply CMD_NAND
Christophe Leroyfa379222017-08-04 16:34:40 -0600210 imply CMD_REGINFO
York Sunb41f1922016-11-18 11:56:57 -0800211
York Sun3006ebc2016-11-18 11:44:43 -0800212config ARCH_B4860
213 bool
York Sunf8dee362016-12-28 08:43:27 -0800214 select E500MC
York Sun9ec10102016-12-28 08:43:48 -0800215 select E6500
York Sun05cb79a2016-12-02 10:44:34 -0800216 select FSL_LAW
York Sun22120f12016-12-28 08:43:46 -0800217 select SYS_FSL_DDR_VER_47
York Sun63659ff2016-12-28 08:43:43 -0800218 select SYS_FSL_ERRATUM_A004477
219 select SYS_FSL_ERRATUM_A005871
220 select SYS_FSL_ERRATUM_A006379
221 select SYS_FSL_ERRATUM_A006384
222 select SYS_FSL_ERRATUM_A006475
223 select SYS_FSL_ERRATUM_A006593
224 select SYS_FSL_ERRATUM_A007075
225 select SYS_FSL_ERRATUM_A007186
226 select SYS_FSL_ERRATUM_A007212
Darwin Dingel06ad9702016-10-25 09:48:01 +1300227 select SYS_FSL_ERRATUM_A007907
York Sun63659ff2016-12-28 08:43:43 -0800228 select SYS_FSL_ERRATUM_A009942
York Sund26e34c2016-12-28 08:43:40 -0800229 select SYS_FSL_HAS_DDR3
York Sun2c2e2c92016-12-28 08:43:30 -0800230 select SYS_FSL_HAS_SEC
York Sun73717742016-12-28 08:43:49 -0800231 select SYS_FSL_QORIQ_CHASSIS2
York Sun90b80382016-12-28 08:43:31 -0800232 select SYS_FSL_SEC_BE
York Sun2c2e2c92016-12-28 08:43:30 -0800233 select SYS_FSL_SEC_COMPAT_4
York Sun48512782016-12-28 08:43:50 -0800234 select SYS_PPC64
Prabhakar Kushwahad98b98d2017-02-02 15:01:13 +0530235 select FSL_IFC
Simon Glassa1dc9802017-05-17 03:25:10 -0600236 imply CMD_EEPROM
Tom Rini8f1a80e2017-07-28 21:31:42 -0400237 imply CMD_NAND
Christophe Leroyfa379222017-08-04 16:34:40 -0600238 imply CMD_REGINFO
York Sun3006ebc2016-11-18 11:44:43 -0800239
York Sun115d60c2016-11-15 14:09:50 -0800240config ARCH_BSC9131
241 bool
York Sun05cb79a2016-12-02 10:44:34 -0800242 select FSL_LAW
York Sun22120f12016-12-28 08:43:46 -0800243 select SYS_FSL_DDR_VER_44
York Sun63659ff2016-12-28 08:43:43 -0800244 select SYS_FSL_ERRATUM_A004477
245 select SYS_FSL_ERRATUM_A005125
York Sunc01e4a12016-12-28 08:43:42 -0800246 select SYS_FSL_ERRATUM_ESDHC111
York Sund26e34c2016-12-28 08:43:40 -0800247 select SYS_FSL_HAS_DDR3
York Sun2c2e2c92016-12-28 08:43:30 -0800248 select SYS_FSL_HAS_SEC
York Sun90b80382016-12-28 08:43:31 -0800249 select SYS_FSL_SEC_BE
York Sun2c2e2c92016-12-28 08:43:30 -0800250 select SYS_FSL_SEC_COMPAT_4
Prabhakar Kushwahad98b98d2017-02-02 15:01:13 +0530251 select FSL_IFC
Simon Glassa1dc9802017-05-17 03:25:10 -0600252 imply CMD_EEPROM
Tom Rini8f1a80e2017-07-28 21:31:42 -0400253 imply CMD_NAND
Christophe Leroyfa379222017-08-04 16:34:40 -0600254 imply CMD_REGINFO
York Sun115d60c2016-11-15 14:09:50 -0800255
256config ARCH_BSC9132
257 bool
York Sun05cb79a2016-12-02 10:44:34 -0800258 select FSL_LAW
York Sun22120f12016-12-28 08:43:46 -0800259 select SYS_FSL_DDR_VER_46
York Sun63659ff2016-12-28 08:43:43 -0800260 select SYS_FSL_ERRATUM_A004477
261 select SYS_FSL_ERRATUM_A005125
262 select SYS_FSL_ERRATUM_A005434
York Sunc01e4a12016-12-28 08:43:42 -0800263 select SYS_FSL_ERRATUM_ESDHC111
York Sun63659ff2016-12-28 08:43:43 -0800264 select SYS_FSL_ERRATUM_I2C_A004447
265 select SYS_FSL_ERRATUM_IFC_A002769
Hou Zhiqiang2b12f6c2019-05-23 11:52:44 +0800266 select FSL_PCIE_RESET
York Sund26e34c2016-12-28 08:43:40 -0800267 select SYS_FSL_HAS_DDR3
York Sun2c2e2c92016-12-28 08:43:30 -0800268 select SYS_FSL_HAS_SEC
York Sun90b80382016-12-28 08:43:31 -0800269 select SYS_FSL_SEC_BE
York Sun2c2e2c92016-12-28 08:43:30 -0800270 select SYS_FSL_SEC_COMPAT_4
York Sun53c95382016-12-28 08:43:29 -0800271 select SYS_PPC_E500_USE_DEBUG_TLB
Prabhakar Kushwahad98b98d2017-02-02 15:01:13 +0530272 select FSL_IFC
Simon Glassa1dc9802017-05-17 03:25:10 -0600273 imply CMD_EEPROM
Tom Rinid56b4b12017-07-22 18:36:16 -0400274 imply CMD_MTDPARTS
Tom Rini8f1a80e2017-07-28 21:31:42 -0400275 imply CMD_NAND
Simon Glass6500ec72017-08-04 16:34:34 -0600276 imply CMD_PCI
Christophe Leroyfa379222017-08-04 16:34:40 -0600277 imply CMD_REGINFO
York Sun115d60c2016-11-15 14:09:50 -0800278
York Sun4fd64742016-11-15 18:44:22 -0800279config ARCH_C29X
280 bool
York Sun05cb79a2016-12-02 10:44:34 -0800281 select FSL_LAW
York Sun22120f12016-12-28 08:43:46 -0800282 select SYS_FSL_DDR_VER_46
York Sun63659ff2016-12-28 08:43:43 -0800283 select SYS_FSL_ERRATUM_A005125
York Sunc01e4a12016-12-28 08:43:42 -0800284 select SYS_FSL_ERRATUM_ESDHC111
Hou Zhiqiang2b12f6c2019-05-23 11:52:44 +0800285 select FSL_PCIE_RESET
York Sund26e34c2016-12-28 08:43:40 -0800286 select SYS_FSL_HAS_DDR3
York Sun2c2e2c92016-12-28 08:43:30 -0800287 select SYS_FSL_HAS_SEC
York Sun90b80382016-12-28 08:43:31 -0800288 select SYS_FSL_SEC_BE
York Sun2c2e2c92016-12-28 08:43:30 -0800289 select SYS_FSL_SEC_COMPAT_6
York Sun53c95382016-12-28 08:43:29 -0800290 select SYS_PPC_E500_USE_DEBUG_TLB
Prabhakar Kushwahad98b98d2017-02-02 15:01:13 +0530291 select FSL_IFC
Tom Rini8f1a80e2017-07-28 21:31:42 -0400292 imply CMD_NAND
Simon Glass6500ec72017-08-04 16:34:34 -0600293 imply CMD_PCI
Christophe Leroyfa379222017-08-04 16:34:40 -0600294 imply CMD_REGINFO
York Sun4fd64742016-11-15 18:44:22 -0800295
York Sun24ad75a2016-11-16 11:06:47 -0800296config ARCH_MPC8536
297 bool
York Sun05cb79a2016-12-02 10:44:34 -0800298 select FSL_LAW
York Sun63659ff2016-12-28 08:43:43 -0800299 select SYS_FSL_ERRATUM_A004508
300 select SYS_FSL_ERRATUM_A005125
Hou Zhiqiang2b12f6c2019-05-23 11:52:44 +0800301 select FSL_PCIE_RESET
York Sund26e34c2016-12-28 08:43:40 -0800302 select SYS_FSL_HAS_DDR2
303 select SYS_FSL_HAS_DDR3
York Sun2c2e2c92016-12-28 08:43:30 -0800304 select SYS_FSL_HAS_SEC
York Sun90b80382016-12-28 08:43:31 -0800305 select SYS_FSL_SEC_BE
York Sun2c2e2c92016-12-28 08:43:30 -0800306 select SYS_FSL_SEC_COMPAT_2
York Sun53c95382016-12-28 08:43:29 -0800307 select SYS_PPC_E500_USE_DEBUG_TLB
Prabhakar Kushwaha06878972017-02-02 15:01:48 +0530308 select FSL_ELBC
Tom Rini8f1a80e2017-07-28 21:31:42 -0400309 imply CMD_NAND
Simon Glass3bf926c2017-06-14 21:28:24 -0600310 imply CMD_SATA
Christophe Leroyfa379222017-08-04 16:34:40 -0600311 imply CMD_REGINFO
York Sun24ad75a2016-11-16 11:06:47 -0800312
York Sun7f825212016-11-16 11:13:06 -0800313config ARCH_MPC8540
314 bool
York Sun05cb79a2016-12-02 10:44:34 -0800315 select FSL_LAW
York Sund26e34c2016-12-28 08:43:40 -0800316 select SYS_FSL_HAS_DDR1
York Sun7f825212016-11-16 11:13:06 -0800317
York Sun25cb74b2016-11-15 13:57:15 -0800318config ARCH_MPC8544
319 bool
Tom Rinia3041d92022-02-23 12:28:15 -0500320 select BTB
York Sun05cb79a2016-12-02 10:44:34 -0800321 select FSL_LAW
Tom Riniab92b382021-08-26 11:47:59 -0400322 select SYS_CACHE_SHIFT_5
York Sun63659ff2016-12-28 08:43:43 -0800323 select SYS_FSL_ERRATUM_A005125
Hou Zhiqiang2b12f6c2019-05-23 11:52:44 +0800324 select FSL_PCIE_RESET
York Sund26e34c2016-12-28 08:43:40 -0800325 select SYS_FSL_HAS_DDR2
York Sun2c2e2c92016-12-28 08:43:30 -0800326 select SYS_FSL_HAS_SEC
York Sun90b80382016-12-28 08:43:31 -0800327 select SYS_FSL_SEC_BE
York Sun2c2e2c92016-12-28 08:43:30 -0800328 select SYS_FSL_SEC_COMPAT_2
York Sun53c95382016-12-28 08:43:29 -0800329 select SYS_PPC_E500_USE_DEBUG_TLB
Prabhakar Kushwaha06878972017-02-02 15:01:48 +0530330 select FSL_ELBC
York Sun25cb74b2016-11-15 13:57:15 -0800331
York Sun281ed4c2016-11-15 13:52:34 -0800332config ARCH_MPC8548
333 bool
Tom Rinia3041d92022-02-23 12:28:15 -0500334 select BTB
York Sun05cb79a2016-12-02 10:44:34 -0800335 select FSL_LAW
York Sun63659ff2016-12-28 08:43:43 -0800336 select SYS_FSL_ERRATUM_A005125
337 select SYS_FSL_ERRATUM_NMG_DDR120
338 select SYS_FSL_ERRATUM_NMG_LBC103
339 select SYS_FSL_ERRATUM_NMG_ETSEC129
340 select SYS_FSL_ERRATUM_I2C_A004447
Hou Zhiqiang2b12f6c2019-05-23 11:52:44 +0800341 select FSL_PCIE_RESET
York Sund26e34c2016-12-28 08:43:40 -0800342 select SYS_FSL_HAS_DDR2
343 select SYS_FSL_HAS_DDR1
York Sun2c2e2c92016-12-28 08:43:30 -0800344 select SYS_FSL_HAS_SEC
York Sun90b80382016-12-28 08:43:31 -0800345 select SYS_FSL_SEC_BE
York Sun2c2e2c92016-12-28 08:43:30 -0800346 select SYS_FSL_SEC_COMPAT_2
York Sun53c95382016-12-28 08:43:29 -0800347 select SYS_PPC_E500_USE_DEBUG_TLB
Christophe Leroyfa379222017-08-04 16:34:40 -0600348 imply CMD_REGINFO
York Sun281ed4c2016-11-15 13:52:34 -0800349
York Sun99d0a312016-11-16 11:26:45 -0800350config ARCH_MPC8560
351 bool
York Sun05cb79a2016-12-02 10:44:34 -0800352 select FSL_LAW
York Sund26e34c2016-12-28 08:43:40 -0800353 select SYS_FSL_HAS_DDR1
York Sun99d0a312016-11-16 11:26:45 -0800354
York Sun7d5f9f82016-11-16 13:08:52 -0800355config ARCH_P1010
356 bool
Tom Rinia3041d92022-02-23 12:28:15 -0500357 select BTB
York Sun05cb79a2016-12-02 10:44:34 -0800358 select FSL_LAW
Tom Riniab92b382021-08-26 11:47:59 -0400359 select SYS_CACHE_SHIFT_5
Tom Rinif76750d2021-12-11 14:55:51 -0500360 select SYS_HAS_SERDES
York Sun63659ff2016-12-28 08:43:43 -0800361 select SYS_FSL_ERRATUM_A004477
362 select SYS_FSL_ERRATUM_A004508
363 select SYS_FSL_ERRATUM_A005125
Chris Packham4eaf7f52018-10-04 20:03:53 +1300364 select SYS_FSL_ERRATUM_A005275
York Sun63659ff2016-12-28 08:43:43 -0800365 select SYS_FSL_ERRATUM_A006261
366 select SYS_FSL_ERRATUM_A007075
York Sunc01e4a12016-12-28 08:43:42 -0800367 select SYS_FSL_ERRATUM_ESDHC111
York Sun63659ff2016-12-28 08:43:43 -0800368 select SYS_FSL_ERRATUM_I2C_A004447
369 select SYS_FSL_ERRATUM_IFC_A002769
370 select SYS_FSL_ERRATUM_P1010_A003549
371 select SYS_FSL_ERRATUM_SEC_A003571
372 select SYS_FSL_ERRATUM_IFC_A003399
Hou Zhiqiang2b12f6c2019-05-23 11:52:44 +0800373 select FSL_PCIE_RESET
York Sund26e34c2016-12-28 08:43:40 -0800374 select SYS_FSL_HAS_DDR3
York Sun2c2e2c92016-12-28 08:43:30 -0800375 select SYS_FSL_HAS_SEC
York Sun90b80382016-12-28 08:43:31 -0800376 select SYS_FSL_SEC_BE
York Sun2c2e2c92016-12-28 08:43:30 -0800377 select SYS_FSL_SEC_COMPAT_4
York Sun53c95382016-12-28 08:43:29 -0800378 select SYS_PPC_E500_USE_DEBUG_TLB
Prabhakar Kushwahad98b98d2017-02-02 15:01:13 +0530379 select FSL_IFC
Simon Glassa1dc9802017-05-17 03:25:10 -0600380 imply CMD_EEPROM
Tom Rinid56b4b12017-07-22 18:36:16 -0400381 imply CMD_MTDPARTS
Tom Rini8f1a80e2017-07-28 21:31:42 -0400382 imply CMD_NAND
Simon Glass3bf926c2017-06-14 21:28:24 -0600383 imply CMD_SATA
Simon Glass6500ec72017-08-04 16:34:34 -0600384 imply CMD_PCI
Christophe Leroyfa379222017-08-04 16:34:40 -0600385 imply CMD_REGINFO
Tuomas Tynkkynen9920d152017-12-08 15:36:17 +0200386 imply FSL_SATA
Simon Glassd6b318d2021-12-18 11:27:50 -0700387 imply TIMESTAMP
York Sun7d5f9f82016-11-16 13:08:52 -0800388
York Sun1cdd96f2016-11-16 15:54:15 -0800389config ARCH_P1011
390 bool
York Sun05cb79a2016-12-02 10:44:34 -0800391 select FSL_LAW
York Sun63659ff2016-12-28 08:43:43 -0800392 select SYS_FSL_ERRATUM_A004508
393 select SYS_FSL_ERRATUM_A005125
394 select SYS_FSL_ERRATUM_ELBC_A001
York Sunc01e4a12016-12-28 08:43:42 -0800395 select SYS_FSL_ERRATUM_ESDHC111
Hou Zhiqiangc16dfd02019-05-22 22:46:03 +0800396 select FSL_PCIE_DISABLE_ASPM
York Sund26e34c2016-12-28 08:43:40 -0800397 select SYS_FSL_HAS_DDR3
York Sun2c2e2c92016-12-28 08:43:30 -0800398 select SYS_FSL_HAS_SEC
York Sun90b80382016-12-28 08:43:31 -0800399 select SYS_FSL_SEC_BE
York Sun2c2e2c92016-12-28 08:43:30 -0800400 select SYS_FSL_SEC_COMPAT_2
York Sun53c95382016-12-28 08:43:29 -0800401 select SYS_PPC_E500_USE_DEBUG_TLB
Prabhakar Kushwaha06878972017-02-02 15:01:48 +0530402 select FSL_ELBC
York Sun1cdd96f2016-11-16 15:54:15 -0800403
York Sun484fff62016-11-18 10:02:14 -0800404config ARCH_P1020
405 bool
Tom Rinia3041d92022-02-23 12:28:15 -0500406 select BTB
York Sun05cb79a2016-12-02 10:44:34 -0800407 select FSL_LAW
Tom Riniab92b382021-08-26 11:47:59 -0400408 select SYS_CACHE_SHIFT_5
York Sun63659ff2016-12-28 08:43:43 -0800409 select SYS_FSL_ERRATUM_A004508
410 select SYS_FSL_ERRATUM_A005125
411 select SYS_FSL_ERRATUM_ELBC_A001
York Sunc01e4a12016-12-28 08:43:42 -0800412 select SYS_FSL_ERRATUM_ESDHC111
Hou Zhiqiangc16dfd02019-05-22 22:46:03 +0800413 select FSL_PCIE_DISABLE_ASPM
Hou Zhiqiang2b12f6c2019-05-23 11:52:44 +0800414 select FSL_PCIE_RESET
York Sund26e34c2016-12-28 08:43:40 -0800415 select SYS_FSL_HAS_DDR3
York Sun2c2e2c92016-12-28 08:43:30 -0800416 select SYS_FSL_HAS_SEC
York Sun90b80382016-12-28 08:43:31 -0800417 select SYS_FSL_SEC_BE
York Sun2c2e2c92016-12-28 08:43:30 -0800418 select SYS_FSL_SEC_COMPAT_2
York Sun53c95382016-12-28 08:43:29 -0800419 select SYS_PPC_E500_USE_DEBUG_TLB
Prabhakar Kushwaha06878972017-02-02 15:01:48 +0530420 select FSL_ELBC
Tom Rini8f1a80e2017-07-28 21:31:42 -0400421 imply CMD_NAND
Simon Glass3bf926c2017-06-14 21:28:24 -0600422 imply CMD_SATA
Simon Glass6500ec72017-08-04 16:34:34 -0600423 imply CMD_PCI
Christophe Leroyfa379222017-08-04 16:34:40 -0600424 imply CMD_REGINFO
Tuomas Tynkkynenc88ecf42017-12-08 15:36:14 +0200425 imply SATA_SIL
York Sun484fff62016-11-18 10:02:14 -0800426
York Suna9907992016-11-18 10:59:02 -0800427config ARCH_P1021
428 bool
York Sun05cb79a2016-12-02 10:44:34 -0800429 select FSL_LAW
York Sun63659ff2016-12-28 08:43:43 -0800430 select SYS_FSL_ERRATUM_A004508
431 select SYS_FSL_ERRATUM_A005125
432 select SYS_FSL_ERRATUM_ELBC_A001
York Sunc01e4a12016-12-28 08:43:42 -0800433 select SYS_FSL_ERRATUM_ESDHC111
Hou Zhiqiangc16dfd02019-05-22 22:46:03 +0800434 select FSL_PCIE_DISABLE_ASPM
Hou Zhiqiang2b12f6c2019-05-23 11:52:44 +0800435 select FSL_PCIE_RESET
York Sund26e34c2016-12-28 08:43:40 -0800436 select SYS_FSL_HAS_DDR3
York Sun2c2e2c92016-12-28 08:43:30 -0800437 select SYS_FSL_HAS_SEC
York Sun90b80382016-12-28 08:43:31 -0800438 select SYS_FSL_SEC_BE
York Sun2c2e2c92016-12-28 08:43:30 -0800439 select SYS_FSL_SEC_COMPAT_2
York Sun53c95382016-12-28 08:43:29 -0800440 select SYS_PPC_E500_USE_DEBUG_TLB
Prabhakar Kushwaha06878972017-02-02 15:01:48 +0530441 select FSL_ELBC
Christophe Leroyfa379222017-08-04 16:34:40 -0600442 imply CMD_REGINFO
Tom Rini8f1a80e2017-07-28 21:31:42 -0400443 imply CMD_NAND
Simon Glass3bf926c2017-06-14 21:28:24 -0600444 imply CMD_SATA
Christophe Leroyfa379222017-08-04 16:34:40 -0600445 imply CMD_REGINFO
Tuomas Tynkkynenc88ecf42017-12-08 15:36:14 +0200446 imply SATA_SIL
York Suna9907992016-11-18 10:59:02 -0800447
York Sun9bb1d6b2016-11-16 15:45:31 -0800448config ARCH_P1023
449 bool
York Sun05cb79a2016-12-02 10:44:34 -0800450 select FSL_LAW
York Sun63659ff2016-12-28 08:43:43 -0800451 select SYS_FSL_ERRATUM_A004508
452 select SYS_FSL_ERRATUM_A005125
453 select SYS_FSL_ERRATUM_I2C_A004447
Hou Zhiqiang2b12f6c2019-05-23 11:52:44 +0800454 select FSL_PCIE_RESET
York Sund26e34c2016-12-28 08:43:40 -0800455 select SYS_FSL_HAS_DDR3
York Sun2c2e2c92016-12-28 08:43:30 -0800456 select SYS_FSL_HAS_SEC
York Sun90b80382016-12-28 08:43:31 -0800457 select SYS_FSL_SEC_BE
York Sun2c2e2c92016-12-28 08:43:30 -0800458 select SYS_FSL_SEC_COMPAT_4
Prabhakar Kushwaha06878972017-02-02 15:01:48 +0530459 select FSL_ELBC
York Sun9bb1d6b2016-11-16 15:45:31 -0800460
York Sun52b6f132016-11-18 11:00:57 -0800461config ARCH_P1024
462 bool
York Sun05cb79a2016-12-02 10:44:34 -0800463 select FSL_LAW
York Sun63659ff2016-12-28 08:43:43 -0800464 select SYS_FSL_ERRATUM_A004508
465 select SYS_FSL_ERRATUM_A005125
466 select SYS_FSL_ERRATUM_ELBC_A001
York Sunc01e4a12016-12-28 08:43:42 -0800467 select SYS_FSL_ERRATUM_ESDHC111
Hou Zhiqiangc16dfd02019-05-22 22:46:03 +0800468 select FSL_PCIE_DISABLE_ASPM
Hou Zhiqiang2b12f6c2019-05-23 11:52:44 +0800469 select FSL_PCIE_RESET
York Sund26e34c2016-12-28 08:43:40 -0800470 select SYS_FSL_HAS_DDR3
York Sun2c2e2c92016-12-28 08:43:30 -0800471 select SYS_FSL_HAS_SEC
York Sun90b80382016-12-28 08:43:31 -0800472 select SYS_FSL_SEC_BE
York Sun2c2e2c92016-12-28 08:43:30 -0800473 select SYS_FSL_SEC_COMPAT_2
York Sun53c95382016-12-28 08:43:29 -0800474 select SYS_PPC_E500_USE_DEBUG_TLB
Prabhakar Kushwaha06878972017-02-02 15:01:48 +0530475 select FSL_ELBC
Simon Glassa1dc9802017-05-17 03:25:10 -0600476 imply CMD_EEPROM
Tom Rini8f1a80e2017-07-28 21:31:42 -0400477 imply CMD_NAND
Simon Glass3bf926c2017-06-14 21:28:24 -0600478 imply CMD_SATA
Simon Glass6500ec72017-08-04 16:34:34 -0600479 imply CMD_PCI
Christophe Leroyfa379222017-08-04 16:34:40 -0600480 imply CMD_REGINFO
Tuomas Tynkkynenc88ecf42017-12-08 15:36:14 +0200481 imply SATA_SIL
York Sun52b6f132016-11-18 11:00:57 -0800482
York Sun4167a672016-11-18 11:05:38 -0800483config ARCH_P1025
484 bool
York Sun05cb79a2016-12-02 10:44:34 -0800485 select FSL_LAW
York Sun63659ff2016-12-28 08:43:43 -0800486 select SYS_FSL_ERRATUM_A004508
487 select SYS_FSL_ERRATUM_A005125
488 select SYS_FSL_ERRATUM_ELBC_A001
York Sunc01e4a12016-12-28 08:43:42 -0800489 select SYS_FSL_ERRATUM_ESDHC111
Hou Zhiqiangc16dfd02019-05-22 22:46:03 +0800490 select FSL_PCIE_DISABLE_ASPM
Hou Zhiqiang2b12f6c2019-05-23 11:52:44 +0800491 select FSL_PCIE_RESET
York Sund26e34c2016-12-28 08:43:40 -0800492 select SYS_FSL_HAS_DDR3
York Sun2c2e2c92016-12-28 08:43:30 -0800493 select SYS_FSL_HAS_SEC
York Sun90b80382016-12-28 08:43:31 -0800494 select SYS_FSL_SEC_BE
York Sun2c2e2c92016-12-28 08:43:30 -0800495 select SYS_FSL_SEC_COMPAT_2
York Sun53c95382016-12-28 08:43:29 -0800496 select SYS_PPC_E500_USE_DEBUG_TLB
Prabhakar Kushwaha06878972017-02-02 15:01:48 +0530497 select FSL_ELBC
Simon Glass3bf926c2017-06-14 21:28:24 -0600498 imply CMD_SATA
Christophe Leroyfa379222017-08-04 16:34:40 -0600499 imply CMD_REGINFO
York Sun4167a672016-11-18 11:05:38 -0800500
York Sun45936372016-11-18 11:08:43 -0800501config ARCH_P2020
502 bool
Tom Rinia3041d92022-02-23 12:28:15 -0500503 select BTB
York Sun05cb79a2016-12-02 10:44:34 -0800504 select FSL_LAW
Tom Riniab92b382021-08-26 11:47:59 -0400505 select SYS_CACHE_SHIFT_5
York Sun63659ff2016-12-28 08:43:43 -0800506 select SYS_FSL_ERRATUM_A004477
507 select SYS_FSL_ERRATUM_A004508
508 select SYS_FSL_ERRATUM_A005125
York Sunc01e4a12016-12-28 08:43:42 -0800509 select SYS_FSL_ERRATUM_ESDHC111
510 select SYS_FSL_ERRATUM_ESDHC_A001
Hou Zhiqiang2b12f6c2019-05-23 11:52:44 +0800511 select FSL_PCIE_RESET
York Sund26e34c2016-12-28 08:43:40 -0800512 select SYS_FSL_HAS_DDR3
York Sun2c2e2c92016-12-28 08:43:30 -0800513 select SYS_FSL_HAS_SEC
York Sun90b80382016-12-28 08:43:31 -0800514 select SYS_FSL_SEC_BE
York Sun2c2e2c92016-12-28 08:43:30 -0800515 select SYS_FSL_SEC_COMPAT_2
York Sun53c95382016-12-28 08:43:29 -0800516 select SYS_PPC_E500_USE_DEBUG_TLB
Prabhakar Kushwaha06878972017-02-02 15:01:48 +0530517 select FSL_ELBC
Simon Glassa1dc9802017-05-17 03:25:10 -0600518 imply CMD_EEPROM
Tom Rini8f1a80e2017-07-28 21:31:42 -0400519 imply CMD_NAND
Christophe Leroyfa379222017-08-04 16:34:40 -0600520 imply CMD_REGINFO
Simon Glassd6b318d2021-12-18 11:27:50 -0700521 imply TIMESTAMP
York Sun45936372016-11-18 11:08:43 -0800522
York Sunce040c82016-11-18 11:15:21 -0800523config ARCH_P2041
524 bool
York Sunf8dee362016-12-28 08:43:27 -0800525 select E500MC
York Sun05cb79a2016-12-02 10:44:34 -0800526 select FSL_LAW
Tom Riniab92b382021-08-26 11:47:59 -0400527 select SYS_CACHE_SHIFT_6
York Sun63659ff2016-12-28 08:43:43 -0800528 select SYS_FSL_ERRATUM_A004510
529 select SYS_FSL_ERRATUM_A004849
Chris Packham4eaf7f52018-10-04 20:03:53 +1300530 select SYS_FSL_ERRATUM_A005275
York Sun63659ff2016-12-28 08:43:43 -0800531 select SYS_FSL_ERRATUM_A006261
532 select SYS_FSL_ERRATUM_CPU_A003999
533 select SYS_FSL_ERRATUM_DDR_A003
534 select SYS_FSL_ERRATUM_DDR_A003474
York Sunc01e4a12016-12-28 08:43:42 -0800535 select SYS_FSL_ERRATUM_ESDHC111
York Sun63659ff2016-12-28 08:43:43 -0800536 select SYS_FSL_ERRATUM_I2C_A004447
537 select SYS_FSL_ERRATUM_NMG_CPU_A011
538 select SYS_FSL_ERRATUM_SRIO_A004034
539 select SYS_FSL_ERRATUM_USB14
York Sund26e34c2016-12-28 08:43:40 -0800540 select SYS_FSL_HAS_DDR3
York Sun2c2e2c92016-12-28 08:43:30 -0800541 select SYS_FSL_HAS_SEC
York Sun73717742016-12-28 08:43:49 -0800542 select SYS_FSL_QORIQ_CHASSIS1
York Sun90b80382016-12-28 08:43:31 -0800543 select SYS_FSL_SEC_BE
York Sun2c2e2c92016-12-28 08:43:30 -0800544 select SYS_FSL_SEC_COMPAT_4
Prabhakar Kushwaha06878972017-02-02 15:01:48 +0530545 select FSL_ELBC
Tom Rini8f1a80e2017-07-28 21:31:42 -0400546 imply CMD_NAND
York Sunce040c82016-11-18 11:15:21 -0800547
York Sun5e5fdd22016-11-18 11:20:40 -0800548config ARCH_P3041
549 bool
York Sunf8dee362016-12-28 08:43:27 -0800550 select E500MC
York Sun05cb79a2016-12-02 10:44:34 -0800551 select FSL_LAW
Tom Riniab92b382021-08-26 11:47:59 -0400552 select SYS_CACHE_SHIFT_6
York Sun22120f12016-12-28 08:43:46 -0800553 select SYS_FSL_DDR_VER_44
York Sun63659ff2016-12-28 08:43:43 -0800554 select SYS_FSL_ERRATUM_A004510
555 select SYS_FSL_ERRATUM_A004849
Chris Packham4eaf7f52018-10-04 20:03:53 +1300556 select SYS_FSL_ERRATUM_A005275
York Sun63659ff2016-12-28 08:43:43 -0800557 select SYS_FSL_ERRATUM_A005812
558 select SYS_FSL_ERRATUM_A006261
559 select SYS_FSL_ERRATUM_CPU_A003999
560 select SYS_FSL_ERRATUM_DDR_A003
561 select SYS_FSL_ERRATUM_DDR_A003474
York Sunc01e4a12016-12-28 08:43:42 -0800562 select SYS_FSL_ERRATUM_ESDHC111
York Sun63659ff2016-12-28 08:43:43 -0800563 select SYS_FSL_ERRATUM_I2C_A004447
564 select SYS_FSL_ERRATUM_NMG_CPU_A011
565 select SYS_FSL_ERRATUM_SRIO_A004034
566 select SYS_FSL_ERRATUM_USB14
York Sund26e34c2016-12-28 08:43:40 -0800567 select SYS_FSL_HAS_DDR3
York Sun2c2e2c92016-12-28 08:43:30 -0800568 select SYS_FSL_HAS_SEC
York Sun73717742016-12-28 08:43:49 -0800569 select SYS_FSL_QORIQ_CHASSIS1
York Sun90b80382016-12-28 08:43:31 -0800570 select SYS_FSL_SEC_BE
York Sun2c2e2c92016-12-28 08:43:30 -0800571 select SYS_FSL_SEC_COMPAT_4
Prabhakar Kushwaha06878972017-02-02 15:01:48 +0530572 select FSL_ELBC
Tom Rini8f1a80e2017-07-28 21:31:42 -0400573 imply CMD_NAND
Simon Glass3bf926c2017-06-14 21:28:24 -0600574 imply CMD_SATA
Christophe Leroyfa379222017-08-04 16:34:40 -0600575 imply CMD_REGINFO
Tuomas Tynkkynen9920d152017-12-08 15:36:17 +0200576 imply FSL_SATA
York Sun5e5fdd22016-11-18 11:20:40 -0800577
York Sune71372c2016-11-18 11:24:40 -0800578config ARCH_P4080
579 bool
York Sunf8dee362016-12-28 08:43:27 -0800580 select E500MC
York Sun05cb79a2016-12-02 10:44:34 -0800581 select FSL_LAW
Tom Riniab92b382021-08-26 11:47:59 -0400582 select SYS_CACHE_SHIFT_6
York Sun22120f12016-12-28 08:43:46 -0800583 select SYS_FSL_DDR_VER_44
York Sun63659ff2016-12-28 08:43:43 -0800584 select SYS_FSL_ERRATUM_A004510
585 select SYS_FSL_ERRATUM_A004580
586 select SYS_FSL_ERRATUM_A004849
587 select SYS_FSL_ERRATUM_A005812
588 select SYS_FSL_ERRATUM_A007075
589 select SYS_FSL_ERRATUM_CPC_A002
590 select SYS_FSL_ERRATUM_CPC_A003
591 select SYS_FSL_ERRATUM_CPU_A003999
592 select SYS_FSL_ERRATUM_DDR_A003
593 select SYS_FSL_ERRATUM_DDR_A003474
594 select SYS_FSL_ERRATUM_ELBC_A001
York Sunc01e4a12016-12-28 08:43:42 -0800595 select SYS_FSL_ERRATUM_ESDHC111
596 select SYS_FSL_ERRATUM_ESDHC13
597 select SYS_FSL_ERRATUM_ESDHC135
York Sun63659ff2016-12-28 08:43:43 -0800598 select SYS_FSL_ERRATUM_I2C_A004447
599 select SYS_FSL_ERRATUM_NMG_CPU_A011
600 select SYS_FSL_ERRATUM_SRIO_A004034
601 select SYS_P4080_ERRATUM_CPU22
602 select SYS_P4080_ERRATUM_PCIE_A003
603 select SYS_P4080_ERRATUM_SERDES8
604 select SYS_P4080_ERRATUM_SERDES9
605 select SYS_P4080_ERRATUM_SERDES_A001
606 select SYS_P4080_ERRATUM_SERDES_A005
York Sund26e34c2016-12-28 08:43:40 -0800607 select SYS_FSL_HAS_DDR3
York Sun2c2e2c92016-12-28 08:43:30 -0800608 select SYS_FSL_HAS_SEC
York Sun73717742016-12-28 08:43:49 -0800609 select SYS_FSL_QORIQ_CHASSIS1
York Sun90b80382016-12-28 08:43:31 -0800610 select SYS_FSL_SEC_BE
York Sun2c2e2c92016-12-28 08:43:30 -0800611 select SYS_FSL_SEC_COMPAT_4
Prabhakar Kushwaha06878972017-02-02 15:01:48 +0530612 select FSL_ELBC
Simon Glass3bf926c2017-06-14 21:28:24 -0600613 imply CMD_SATA
Christophe Leroyfa379222017-08-04 16:34:40 -0600614 imply CMD_REGINFO
Tuomas Tynkkynenc88ecf42017-12-08 15:36:14 +0200615 imply SATA_SIL
York Sune71372c2016-11-18 11:24:40 -0800616
York Sun95390362016-11-18 11:39:36 -0800617config ARCH_P5040
618 bool
York Sunf8dee362016-12-28 08:43:27 -0800619 select E500MC
York Sun05cb79a2016-12-02 10:44:34 -0800620 select FSL_LAW
Tom Riniab92b382021-08-26 11:47:59 -0400621 select SYS_CACHE_SHIFT_6
York Sun22120f12016-12-28 08:43:46 -0800622 select SYS_FSL_DDR_VER_44
York Sun63659ff2016-12-28 08:43:43 -0800623 select SYS_FSL_ERRATUM_A004510
624 select SYS_FSL_ERRATUM_A004699
Chris Packham4eaf7f52018-10-04 20:03:53 +1300625 select SYS_FSL_ERRATUM_A005275
York Sun63659ff2016-12-28 08:43:43 -0800626 select SYS_FSL_ERRATUM_A005812
627 select SYS_FSL_ERRATUM_A006261
628 select SYS_FSL_ERRATUM_DDR_A003
629 select SYS_FSL_ERRATUM_DDR_A003474
York Sunc01e4a12016-12-28 08:43:42 -0800630 select SYS_FSL_ERRATUM_ESDHC111
York Sun63659ff2016-12-28 08:43:43 -0800631 select SYS_FSL_ERRATUM_USB14
York Sund26e34c2016-12-28 08:43:40 -0800632 select SYS_FSL_HAS_DDR3
York Sun2c2e2c92016-12-28 08:43:30 -0800633 select SYS_FSL_HAS_SEC
York Sun73717742016-12-28 08:43:49 -0800634 select SYS_FSL_QORIQ_CHASSIS1
York Sun90b80382016-12-28 08:43:31 -0800635 select SYS_FSL_SEC_BE
York Sun2c2e2c92016-12-28 08:43:30 -0800636 select SYS_FSL_SEC_COMPAT_4
York Sun48512782016-12-28 08:43:50 -0800637 select SYS_PPC64
Prabhakar Kushwaha06878972017-02-02 15:01:48 +0530638 select FSL_ELBC
Simon Glass3bf926c2017-06-14 21:28:24 -0600639 imply CMD_SATA
Christophe Leroyfa379222017-08-04 16:34:40 -0600640 imply CMD_REGINFO
Tuomas Tynkkynen9920d152017-12-08 15:36:17 +0200641 imply FSL_SATA
York Sun95390362016-11-18 11:39:36 -0800642
York Sun10343402016-11-18 12:29:51 -0800643config ARCH_QEMU_E500
644 bool
Tom Riniab92b382021-08-26 11:47:59 -0400645 select SYS_CACHE_SHIFT_5
York Sun10343402016-11-18 12:29:51 -0800646
York Sune5d5f5a2016-11-18 13:01:34 -0800647config ARCH_T1024
648 bool
York Sunf8dee362016-12-28 08:43:27 -0800649 select E500MC
York Sun05cb79a2016-12-02 10:44:34 -0800650 select FSL_LAW
Tom Riniab92b382021-08-26 11:47:59 -0400651 select SYS_CACHE_SHIFT_6
York Sun22120f12016-12-28 08:43:46 -0800652 select SYS_FSL_DDR_VER_50
York Sun63659ff2016-12-28 08:43:43 -0800653 select SYS_FSL_ERRATUM_A008378
Jaiprakash Singh164a5af2020-06-02 12:44:02 +0530654 select SYS_FSL_ERRATUM_A008109
York Sun63659ff2016-12-28 08:43:43 -0800655 select SYS_FSL_ERRATUM_A009663
656 select SYS_FSL_ERRATUM_A009942
York Sunc01e4a12016-12-28 08:43:42 -0800657 select SYS_FSL_ERRATUM_ESDHC111
York Sund26e34c2016-12-28 08:43:40 -0800658 select SYS_FSL_HAS_DDR3
659 select SYS_FSL_HAS_DDR4
York Sun2c2e2c92016-12-28 08:43:30 -0800660 select SYS_FSL_HAS_SEC
York Sun73717742016-12-28 08:43:49 -0800661 select SYS_FSL_QORIQ_CHASSIS2
York Sun90b80382016-12-28 08:43:31 -0800662 select SYS_FSL_SEC_BE
York Sun2c2e2c92016-12-28 08:43:30 -0800663 select SYS_FSL_SEC_COMPAT_5
Prabhakar Kushwahad98b98d2017-02-02 15:01:13 +0530664 select FSL_IFC
Simon Glassa1dc9802017-05-17 03:25:10 -0600665 imply CMD_EEPROM
Tom Rini8f1a80e2017-07-28 21:31:42 -0400666 imply CMD_NAND
Tom Rinid56b4b12017-07-22 18:36:16 -0400667 imply CMD_MTDPARTS
Christophe Leroyfa379222017-08-04 16:34:40 -0600668 imply CMD_REGINFO
York Sune5d5f5a2016-11-18 13:01:34 -0800669
York Sun5d737012016-11-18 13:11:12 -0800670config ARCH_T1040
671 bool
York Sunf8dee362016-12-28 08:43:27 -0800672 select E500MC
York Sun05cb79a2016-12-02 10:44:34 -0800673 select FSL_LAW
Tom Riniab92b382021-08-26 11:47:59 -0400674 select SYS_CACHE_SHIFT_6
York Sun22120f12016-12-28 08:43:46 -0800675 select SYS_FSL_DDR_VER_50
York Sun63659ff2016-12-28 08:43:43 -0800676 select SYS_FSL_ERRATUM_A008044
677 select SYS_FSL_ERRATUM_A008378
Joakim Tjernlund73af0942019-11-20 17:07:34 +0100678 select SYS_FSL_ERRATUM_A008109
York Sun63659ff2016-12-28 08:43:43 -0800679 select SYS_FSL_ERRATUM_A009663
680 select SYS_FSL_ERRATUM_A009942
York Sunc01e4a12016-12-28 08:43:42 -0800681 select SYS_FSL_ERRATUM_ESDHC111
York Sund26e34c2016-12-28 08:43:40 -0800682 select SYS_FSL_HAS_DDR3
683 select SYS_FSL_HAS_DDR4
York Sun2c2e2c92016-12-28 08:43:30 -0800684 select SYS_FSL_HAS_SEC
York Sun73717742016-12-28 08:43:49 -0800685 select SYS_FSL_QORIQ_CHASSIS2
York Sun90b80382016-12-28 08:43:31 -0800686 select SYS_FSL_SEC_BE
York Sun2c2e2c92016-12-28 08:43:30 -0800687 select SYS_FSL_SEC_COMPAT_5
Prabhakar Kushwahad98b98d2017-02-02 15:01:13 +0530688 select FSL_IFC
Tom Rinid56b4b12017-07-22 18:36:16 -0400689 imply CMD_MTDPARTS
Tom Rini8f1a80e2017-07-28 21:31:42 -0400690 imply CMD_NAND
Christophe Leroyfa379222017-08-04 16:34:40 -0600691 imply CMD_REGINFO
York Sun5d737012016-11-18 13:11:12 -0800692
York Sun5449c982016-11-18 13:36:39 -0800693config ARCH_T1042
694 bool
York Sunf8dee362016-12-28 08:43:27 -0800695 select E500MC
York Sun05cb79a2016-12-02 10:44:34 -0800696 select FSL_LAW
Tom Riniab92b382021-08-26 11:47:59 -0400697 select SYS_CACHE_SHIFT_6
York Sun22120f12016-12-28 08:43:46 -0800698 select SYS_FSL_DDR_VER_50
York Sun63659ff2016-12-28 08:43:43 -0800699 select SYS_FSL_ERRATUM_A008044
700 select SYS_FSL_ERRATUM_A008378
Joakim Tjernlund73af0942019-11-20 17:07:34 +0100701 select SYS_FSL_ERRATUM_A008109
York Sun63659ff2016-12-28 08:43:43 -0800702 select SYS_FSL_ERRATUM_A009663
703 select SYS_FSL_ERRATUM_A009942
York Sunc01e4a12016-12-28 08:43:42 -0800704 select SYS_FSL_ERRATUM_ESDHC111
York Sund26e34c2016-12-28 08:43:40 -0800705 select SYS_FSL_HAS_DDR3
706 select SYS_FSL_HAS_DDR4
York Sun2c2e2c92016-12-28 08:43:30 -0800707 select SYS_FSL_HAS_SEC
York Sun73717742016-12-28 08:43:49 -0800708 select SYS_FSL_QORIQ_CHASSIS2
York Sun90b80382016-12-28 08:43:31 -0800709 select SYS_FSL_SEC_BE
York Sun2c2e2c92016-12-28 08:43:30 -0800710 select SYS_FSL_SEC_COMPAT_5
Prabhakar Kushwahad98b98d2017-02-02 15:01:13 +0530711 select FSL_IFC
Tom Rinid56b4b12017-07-22 18:36:16 -0400712 imply CMD_MTDPARTS
Tom Rini8f1a80e2017-07-28 21:31:42 -0400713 imply CMD_NAND
Christophe Leroyfa379222017-08-04 16:34:40 -0600714 imply CMD_REGINFO
York Sun5449c982016-11-18 13:36:39 -0800715
York Sun0f3d80e2016-11-21 12:54:19 -0800716config ARCH_T2080
717 bool
York Sunf8dee362016-12-28 08:43:27 -0800718 select E500MC
York Sun9ec10102016-12-28 08:43:48 -0800719 select E6500
York Sun05cb79a2016-12-02 10:44:34 -0800720 select FSL_LAW
Tom Riniab92b382021-08-26 11:47:59 -0400721 select SYS_CACHE_SHIFT_6
York Sun22120f12016-12-28 08:43:46 -0800722 select SYS_FSL_DDR_VER_47
York Sun63659ff2016-12-28 08:43:43 -0800723 select SYS_FSL_ERRATUM_A006379
724 select SYS_FSL_ERRATUM_A006593
725 select SYS_FSL_ERRATUM_A007186
726 select SYS_FSL_ERRATUM_A007212
Tony O'Brien09bfd962016-12-02 09:22:34 +1300727 select SYS_FSL_ERRATUM_A007815
Darwin Dingel06ad9702016-10-25 09:48:01 +1300728 select SYS_FSL_ERRATUM_A007907
Jaiprakash Singh164a5af2020-06-02 12:44:02 +0530729 select SYS_FSL_ERRATUM_A008109
York Sun63659ff2016-12-28 08:43:43 -0800730 select SYS_FSL_ERRATUM_A009942
York Sunc01e4a12016-12-28 08:43:42 -0800731 select SYS_FSL_ERRATUM_ESDHC111
Hou Zhiqiang2b12f6c2019-05-23 11:52:44 +0800732 select FSL_PCIE_RESET
York Sund26e34c2016-12-28 08:43:40 -0800733 select SYS_FSL_HAS_DDR3
York Sun2c2e2c92016-12-28 08:43:30 -0800734 select SYS_FSL_HAS_SEC
York Sun73717742016-12-28 08:43:49 -0800735 select SYS_FSL_QORIQ_CHASSIS2
York Sun90b80382016-12-28 08:43:31 -0800736 select SYS_FSL_SEC_BE
York Sun2c2e2c92016-12-28 08:43:30 -0800737 select SYS_FSL_SEC_COMPAT_4
York Sun48512782016-12-28 08:43:50 -0800738 select SYS_PPC64
Prabhakar Kushwahad98b98d2017-02-02 15:01:13 +0530739 select FSL_IFC
Peng Maa2d4cb22019-12-23 09:28:12 +0000740 imply CMD_SATA
Tom Rini8f1a80e2017-07-28 21:31:42 -0400741 imply CMD_NAND
Christophe Leroyfa379222017-08-04 16:34:40 -0600742 imply CMD_REGINFO
Peng Maa2d4cb22019-12-23 09:28:12 +0000743 imply FSL_SATA
Tom Rinid7d40f62021-08-17 17:59:41 -0400744 imply ID_EEPROM
York Sun0f3d80e2016-11-21 12:54:19 -0800745
York Sun26bc57d2016-11-21 13:35:41 -0800746config ARCH_T4240
747 bool
York Sunf8dee362016-12-28 08:43:27 -0800748 select E500MC
York Sun9ec10102016-12-28 08:43:48 -0800749 select E6500
York Sun05cb79a2016-12-02 10:44:34 -0800750 select FSL_LAW
Tom Riniab92b382021-08-26 11:47:59 -0400751 select SYS_CACHE_SHIFT_6
York Sun22120f12016-12-28 08:43:46 -0800752 select SYS_FSL_DDR_VER_47
York Sun63659ff2016-12-28 08:43:43 -0800753 select SYS_FSL_ERRATUM_A004468
754 select SYS_FSL_ERRATUM_A005871
755 select SYS_FSL_ERRATUM_A006261
756 select SYS_FSL_ERRATUM_A006379
757 select SYS_FSL_ERRATUM_A006593
758 select SYS_FSL_ERRATUM_A007186
759 select SYS_FSL_ERRATUM_A007798
Tony O'Brien09bfd962016-12-02 09:22:34 +1300760 select SYS_FSL_ERRATUM_A007815
Darwin Dingel06ad9702016-10-25 09:48:01 +1300761 select SYS_FSL_ERRATUM_A007907
Jaiprakash Singh164a5af2020-06-02 12:44:02 +0530762 select SYS_FSL_ERRATUM_A008109
York Sun63659ff2016-12-28 08:43:43 -0800763 select SYS_FSL_ERRATUM_A009942
York Sund26e34c2016-12-28 08:43:40 -0800764 select SYS_FSL_HAS_DDR3
York Sun2c2e2c92016-12-28 08:43:30 -0800765 select SYS_FSL_HAS_SEC
York Sun73717742016-12-28 08:43:49 -0800766 select SYS_FSL_QORIQ_CHASSIS2
York Sun90b80382016-12-28 08:43:31 -0800767 select SYS_FSL_SEC_BE
York Sun2c2e2c92016-12-28 08:43:30 -0800768 select SYS_FSL_SEC_COMPAT_4
York Sun48512782016-12-28 08:43:50 -0800769 select SYS_PPC64
Prabhakar Kushwahad98b98d2017-02-02 15:01:13 +0530770 select FSL_IFC
Simon Glass3bf926c2017-06-14 21:28:24 -0600771 imply CMD_SATA
Tom Rini8f1a80e2017-07-28 21:31:42 -0400772 imply CMD_NAND
Christophe Leroyfa379222017-08-04 16:34:40 -0600773 imply CMD_REGINFO
Tuomas Tynkkynen9920d152017-12-08 15:36:17 +0200774 imply FSL_SATA
York Sun05cb79a2016-12-02 10:44:34 -0800775
Jagdish Gediya96699f02018-09-03 21:35:10 +0530776config MPC85XX_HAVE_RESET_VECTOR
777 bool "Indicate reset vector at CONFIG_RESET_VECTOR_ADDRESS - 0xffc"
778 depends on MPC85xx
779
Tom Rinia3041d92022-02-23 12:28:15 -0500780config BTB
781 bool "toggle branch predition"
782
York Sunf8dee362016-12-28 08:43:27 -0800783config BOOKE
784 bool
785 default y
786
787config E500
788 bool
789 default y
790 help
791 Enable PowerPC E500 cores, including e500v1, e500v2, e500mc
792
793config E500MC
794 bool
Tom Rinia3041d92022-02-23 12:28:15 -0500795 select BTB
Simon Glass6500ec72017-08-04 16:34:34 -0600796 imply CMD_PCI
York Sunf8dee362016-12-28 08:43:27 -0800797 help
798 Enble PowerPC E500MC core
799
York Sun9ec10102016-12-28 08:43:48 -0800800config E6500
801 bool
Tom Rinia3041d92022-02-23 12:28:15 -0500802 select BTB
York Sun9ec10102016-12-28 08:43:48 -0800803 help
804 Enable PowerPC E6500 core
805
York Sun05cb79a2016-12-02 10:44:34 -0800806config FSL_LAW
807 bool
808 help
809 Use Freescale common code for Local Access Window
York Sun26bc57d2016-11-21 13:35:41 -0800810
Udit Agarwalbef18452019-11-07 16:11:39 +0000811config NXP_ESBC
812 bool "NXP_ESBC"
York Sunc6e6bda2016-12-02 09:33:14 -0800813 help
814 Enable Freescale Secure Boot feature. Normally selected
815 by defconfig. If unsure, do not change.
816
York Sun3f82b562016-11-23 12:30:40 -0800817config MAX_CPUS
818 int "Maximum number of CPUs permitted for MPC85xx"
819 default 12 if ARCH_T4240
Tom Riniec6b37c2021-05-23 10:58:05 -0400820 default 8 if ARCH_P4080
York Sun3f82b562016-11-23 12:30:40 -0800821 default 4 if ARCH_B4860 || \
822 ARCH_P2041 || \
823 ARCH_P3041 || \
824 ARCH_P5040 || \
825 ARCH_T1040 || \
826 ARCH_T1042 || \
Tom Rini2322b952021-02-20 20:06:21 -0500827 ARCH_T2080
York Sun3f82b562016-11-23 12:30:40 -0800828 default 2 if ARCH_B4420 || \
829 ARCH_BSC9132 || \
York Sun3f82b562016-11-23 12:30:40 -0800830 ARCH_P1020 || \
831 ARCH_P1021 || \
York Sun3f82b562016-11-23 12:30:40 -0800832 ARCH_P1023 || \
833 ARCH_P1024 || \
834 ARCH_P1025 || \
835 ARCH_P2020 || \
York Sun3f82b562016-11-23 12:30:40 -0800836 ARCH_T1024
837 default 1
838 help
839 Set this number to the maximum number of possible CPUs in the SoC.
840 SoCs may have multiple clusters with each cluster may have multiple
841 ports. If some ports are reserved but higher ports are used for
842 cores, count the reserved ports. This will allocate enough memory
843 in spin table to properly handle all cores.
844
York Sun830fc1b2016-12-01 13:26:06 -0800845config SYS_CCSRBAR_DEFAULT
846 hex "Default CCSRBAR address"
847 default 0xff700000 if ARCH_BSC9131 || \
848 ARCH_BSC9132 || \
849 ARCH_C29X || \
850 ARCH_MPC8536 || \
851 ARCH_MPC8540 || \
York Sun830fc1b2016-12-01 13:26:06 -0800852 ARCH_MPC8544 || \
853 ARCH_MPC8548 || \
York Sun830fc1b2016-12-01 13:26:06 -0800854 ARCH_MPC8560 || \
York Sun830fc1b2016-12-01 13:26:06 -0800855 ARCH_P1010 || \
856 ARCH_P1011 || \
857 ARCH_P1020 || \
858 ARCH_P1021 || \
York Sun830fc1b2016-12-01 13:26:06 -0800859 ARCH_P1024 || \
860 ARCH_P1025 || \
861 ARCH_P2020
862 default 0xff600000 if ARCH_P1023
863 default 0xfe000000 if ARCH_B4420 || \
864 ARCH_B4860 || \
865 ARCH_P2041 || \
866 ARCH_P3041 || \
867 ARCH_P4080 || \
York Sun830fc1b2016-12-01 13:26:06 -0800868 ARCH_P5040 || \
York Sun830fc1b2016-12-01 13:26:06 -0800869 ARCH_T1024 || \
870 ARCH_T1040 || \
871 ARCH_T1042 || \
872 ARCH_T2080 || \
York Sun830fc1b2016-12-01 13:26:06 -0800873 ARCH_T4240
874 default 0xe0000000 if ARCH_QEMU_E500
875 help
876 Default value of CCSRBAR comes from power-on-reset. It
877 is fixed on each SoC. Some SoCs can have different value
878 if changed by pre-boot regime. The value here must match
879 the current value in SoC. If not sure, do not change.
880
York Sun63659ff2016-12-28 08:43:43 -0800881config SYS_FSL_ERRATUM_A004468
882 bool
883
884config SYS_FSL_ERRATUM_A004477
885 bool
886
887config SYS_FSL_ERRATUM_A004508
888 bool
889
890config SYS_FSL_ERRATUM_A004580
891 bool
892
893config SYS_FSL_ERRATUM_A004699
894 bool
895
896config SYS_FSL_ERRATUM_A004849
897 bool
898
899config SYS_FSL_ERRATUM_A004510
900 bool
901
902config SYS_FSL_ERRATUM_A004510_SVR_REV
903 hex
904 depends on SYS_FSL_ERRATUM_A004510
905 default 0x20 if ARCH_P4080
906 default 0x10
907
908config SYS_FSL_ERRATUM_A004510_SVR_REV2
909 hex
910 depends on (SYS_FSL_ERRATUM_A004510 && (ARCH_P2041 || ARCH_P3041))
911 default 0x11
912
913config SYS_FSL_ERRATUM_A005125
914 bool
915
916config SYS_FSL_ERRATUM_A005434
917 bool
918
919config SYS_FSL_ERRATUM_A005812
920 bool
921
922config SYS_FSL_ERRATUM_A005871
923 bool
924
Chris Packham4eaf7f52018-10-04 20:03:53 +1300925config SYS_FSL_ERRATUM_A005275
926 bool
927
York Sun63659ff2016-12-28 08:43:43 -0800928config SYS_FSL_ERRATUM_A006261
929 bool
930
931config SYS_FSL_ERRATUM_A006379
932 bool
933
934config SYS_FSL_ERRATUM_A006384
935 bool
936
937config SYS_FSL_ERRATUM_A006475
938 bool
939
940config SYS_FSL_ERRATUM_A006593
941 bool
942
943config SYS_FSL_ERRATUM_A007075
944 bool
945
946config SYS_FSL_ERRATUM_A007186
947 bool
948
949config SYS_FSL_ERRATUM_A007212
950 bool
951
Tony O'Brien09bfd962016-12-02 09:22:34 +1300952config SYS_FSL_ERRATUM_A007815
953 bool
954
York Sun63659ff2016-12-28 08:43:43 -0800955config SYS_FSL_ERRATUM_A007798
956 bool
957
Darwin Dingel06ad9702016-10-25 09:48:01 +1300958config SYS_FSL_ERRATUM_A007907
959 bool
960
York Sun63659ff2016-12-28 08:43:43 -0800961config SYS_FSL_ERRATUM_A008044
962 bool
963
964config SYS_FSL_ERRATUM_CPC_A002
965 bool
966
967config SYS_FSL_ERRATUM_CPC_A003
968 bool
969
970config SYS_FSL_ERRATUM_CPU_A003999
971 bool
972
973config SYS_FSL_ERRATUM_ELBC_A001
974 bool
975
976config SYS_FSL_ERRATUM_I2C_A004447
977 bool
978
979config SYS_FSL_A004447_SVR_REV
980 hex
981 depends on SYS_FSL_ERRATUM_I2C_A004447
982 default 0x00 if ARCH_MPC8548
983 default 0x10 if ARCH_P1010
984 default 0x11 if ARCH_P1023 || ARCH_P2041 || ARCH_BSC9132
Tom Rinia99dab12021-02-20 20:06:30 -0500985 default 0x20 if ARCH_P3041 || ARCH_P4080
York Sun63659ff2016-12-28 08:43:43 -0800986
987config SYS_FSL_ERRATUM_IFC_A002769
988 bool
989
990config SYS_FSL_ERRATUM_IFC_A003399
991 bool
992
993config SYS_FSL_ERRATUM_NMG_CPU_A011
994 bool
995
996config SYS_FSL_ERRATUM_NMG_ETSEC129
997 bool
998
999config SYS_FSL_ERRATUM_NMG_LBC103
1000 bool
1001
1002config SYS_FSL_ERRATUM_P1010_A003549
1003 bool
1004
1005config SYS_FSL_ERRATUM_SATA_A001
1006 bool
1007
1008config SYS_FSL_ERRATUM_SEC_A003571
1009 bool
1010
1011config SYS_FSL_ERRATUM_SRIO_A004034
1012 bool
1013
1014config SYS_FSL_ERRATUM_USB14
1015 bool
1016
Tom Rinif76750d2021-12-11 14:55:51 -05001017config SYS_HAS_SERDES
1018 bool
1019
York Sun63659ff2016-12-28 08:43:43 -08001020config SYS_P4080_ERRATUM_CPU22
1021 bool
1022
1023config SYS_P4080_ERRATUM_PCIE_A003
1024 bool
1025
1026config SYS_P4080_ERRATUM_SERDES8
1027 bool
1028
1029config SYS_P4080_ERRATUM_SERDES9
1030 bool
1031
1032config SYS_P4080_ERRATUM_SERDES_A001
1033 bool
1034
1035config SYS_P4080_ERRATUM_SERDES_A005
1036 bool
1037
Hou Zhiqiangc16dfd02019-05-22 22:46:03 +08001038config FSL_PCIE_DISABLE_ASPM
1039 bool
1040
Hou Zhiqiang2b12f6c2019-05-23 11:52:44 +08001041config FSL_PCIE_RESET
1042 bool
1043
York Sun73717742016-12-28 08:43:49 -08001044config SYS_FSL_QORIQ_CHASSIS1
1045 bool
1046
1047config SYS_FSL_QORIQ_CHASSIS2
1048 bool
1049
York Sun8303acb2016-12-01 14:05:02 -08001050config SYS_FSL_NUM_LAWS
1051 int "Number of local access windows"
1052 depends on FSL_LAW
1053 default 32 if ARCH_B4420 || \
1054 ARCH_B4860 || \
1055 ARCH_P2041 || \
1056 ARCH_P3041 || \
1057 ARCH_P4080 || \
York Sun8303acb2016-12-01 14:05:02 -08001058 ARCH_P5040 || \
1059 ARCH_T2080 || \
York Sun8303acb2016-12-01 14:05:02 -08001060 ARCH_T4240
Tom Rini6c3d9932021-05-14 21:34:22 -04001061 default 16 if ARCH_T1024 || \
York Sun8303acb2016-12-01 14:05:02 -08001062 ARCH_T1040 || \
1063 ARCH_T1042
1064 default 12 if ARCH_BSC9131 || \
1065 ARCH_BSC9132 || \
1066 ARCH_C29X || \
1067 ARCH_MPC8536 || \
York Sun8303acb2016-12-01 14:05:02 -08001068 ARCH_P1010 || \
1069 ARCH_P1011 || \
1070 ARCH_P1020 || \
1071 ARCH_P1021 || \
York Sun8303acb2016-12-01 14:05:02 -08001072 ARCH_P1023 || \
1073 ARCH_P1024 || \
1074 ARCH_P1025 || \
1075 ARCH_P2020
1076 default 10 if ARCH_MPC8544 || \
Tom Rini80696892021-05-14 21:34:23 -04001077 ARCH_MPC8548
York Sun8303acb2016-12-01 14:05:02 -08001078 default 8 if ARCH_MPC8540 || \
York Sun8303acb2016-12-01 14:05:02 -08001079 ARCH_MPC8560
1080 help
1081 Number of local access windows. This is fixed per SoC.
1082 If not sure, do not change.
1083
York Sun9ec10102016-12-28 08:43:48 -08001084config SYS_FSL_THREADS_PER_CORE
1085 int
1086 default 2 if E6500
1087 default 1
1088
York Sun26e79b62016-12-28 08:43:28 -08001089config SYS_NUM_TLBCAMS
1090 int "Number of TLB CAM entries"
1091 default 64 if E500MC
1092 default 16
1093 help
1094 Number of TLB CAM entries for Book-E chips. 64 for E500MC,
1095 16 for other E500 SoCs.
1096
York Sun48512782016-12-28 08:43:50 -08001097config SYS_PPC64
1098 bool
1099
York Sun53c95382016-12-28 08:43:29 -08001100config SYS_PPC_E500_USE_DEBUG_TLB
1101 bool
1102
Prabhakar Kushwaha06878972017-02-02 15:01:48 +05301103config FSL_ELBC
1104 bool
1105
York Sun53c95382016-12-28 08:43:29 -08001106config SYS_PPC_E500_DEBUG_TLB
1107 int "Temporary TLB entry for external debugger"
1108 depends on SYS_PPC_E500_USE_DEBUG_TLB
1109 default 0 if ARCH_MPC8544 || ARCH_MPC8548
1110 default 1 if ARCH_MPC8536
Tom Rinied7fe2b2021-05-14 21:34:25 -04001111 default 2 if ARCH_P1011 || \
York Sun53c95382016-12-28 08:43:29 -08001112 ARCH_P1020 || \
1113 ARCH_P1021 || \
York Sun53c95382016-12-28 08:43:29 -08001114 ARCH_P1024 || \
1115 ARCH_P1025 || \
1116 ARCH_P2020
1117 default 3 if ARCH_P1010 || \
1118 ARCH_BSC9132 || \
1119 ARCH_C29X
1120 help
1121 Select a temporary TLB entry to be used during boot to work
1122 around limitations in e500v1 and e500v2 external debugger
1123 support. This reduces the portions of the boot code where
1124 breakpoints and single stepping do not work. The value of this
1125 symbol should be set to the TLB1 entry to be used for this
1126 purpose. If unsure, do not change.
1127
Prabhakar Kushwaha1c407072017-02-02 15:01:26 +05301128config SYS_FSL_IFC_CLK_DIV
1129 int "Divider of platform clock"
1130 depends on FSL_IFC
1131 default 2 if ARCH_B4420 || \
1132 ARCH_B4860 || \
1133 ARCH_T1024 || \
Prabhakar Kushwaha1c407072017-02-02 15:01:26 +05301134 ARCH_T1040 || \
1135 ARCH_T1042 || \
Prabhakar Kushwaha1c407072017-02-02 15:01:26 +05301136 ARCH_T4240
1137 default 1
1138 help
1139 Defines divider of platform clock(clock input to
1140 IFC controller).
1141
Prabhakar Kushwahaadd63f92017-02-02 15:02:00 +05301142config SYS_FSL_LBC_CLK_DIV
1143 int "Divider of platform clock"
1144 depends on FSL_ELBC || ARCH_MPC8540 || \
Tom Rinia8571332021-05-14 21:34:20 -04001145 ARCH_MPC8548 || \
Tom Rini80696892021-05-14 21:34:23 -04001146 ARCH_MPC8560
Prabhakar Kushwahaadd63f92017-02-02 15:02:00 +05301147
1148 default 2 if ARCH_P2041 || \
1149 ARCH_P3041 || \
1150 ARCH_P4080 || \
Prabhakar Kushwahaadd63f92017-02-02 15:02:00 +05301151 ARCH_P5040
1152 default 1
1153
1154 help
1155 Defines divider of platform clock(clock input to
1156 eLBC controller).
1157
Rajesh Bhagatc8c01702021-02-15 09:46:14 +01001158config FSL_VIA
1159 bool
1160
Bin Meng1d636a02021-02-25 17:22:58 +08001161source "board/emulation/qemu-ppce500/Kconfig"
Masahiro Yamadadd840582014-07-30 14:08:14 +09001162source "board/freescale/corenet_ds/Kconfig"
Masahiro Yamadadd840582014-07-30 14:08:14 +09001163source "board/freescale/mpc8548cds/Kconfig"
Masahiro Yamadadd840582014-07-30 14:08:14 +09001164source "board/freescale/p1010rdb/Kconfig"
Masahiro Yamadadd840582014-07-30 14:08:14 +09001165source "board/freescale/p1_p2_rdb_pc/Kconfig"
Masahiro Yamadadd840582014-07-30 14:08:14 +09001166source "board/freescale/p2041rdb/Kconfig"
Shengzhou Liu48c6f322014-11-24 17:11:56 +08001167source "board/freescale/t102xrdb/Kconfig"
Masahiro Yamadadd840582014-07-30 14:08:14 +09001168source "board/freescale/t104xrdb/Kconfig"
1169source "board/freescale/t208xqds/Kconfig"
1170source "board/freescale/t208xrdb/Kconfig"
Masahiro Yamadadd840582014-07-30 14:08:14 +09001171source "board/freescale/t4rdb/Kconfig"
Pascal Linderc0fed3a2019-06-18 13:27:47 +02001172source "board/keymile/Kconfig"
Masahiro Yamadadd840582014-07-30 14:08:14 +09001173source "board/socrates/Kconfig"
Masahiro Yamadadd840582014-07-30 14:08:14 +09001174
1175endmenu