blob: a7e0f8f5089a37c6c0c53c2437baaf86ec34fcd5 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Priyanka Jain062ef1a2013-10-18 17:19:06 +05302/*
Tom Rini83d290c2018-05-06 17:58:06 -04003 * Copyright 2014 Freescale Semiconductor, Inc.
4 */
Priyanka Jain062ef1a2013-10-18 17:19:06 +05305
6#ifndef __CONFIG_H
7#define __CONFIG_H
8
9/*
vijay raif4c39172014-03-31 11:46:34 +053010 * T104x RDB board configuration file
Priyanka Jain062ef1a2013-10-18 17:19:06 +053011 */
Prabhakar Kushwaha9f074e62014-10-29 22:33:09 +053012#include <asm/config_mpc85xx.h>
13
Priyanka Jain062ef1a2013-10-18 17:19:06 +053014#ifdef CONFIG_RAMBOOT_PBL
Sumit Gargaa36c842016-07-14 12:27:52 -040015
16#ifndef CONFIG_SECURE_BOOT
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053017#define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi.cfg
Sumit Gargaa36c842016-07-14 12:27:52 -040018#else
19#define CONFIG_SYS_FSL_PBL_PBI \
20 $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi_sb.cfg
21#endif
22
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053023#define CONFIG_SPL_FLUSH_IMAGE
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053024#define CONFIG_SPL_TEXT_BASE 0xFFFD8000
25#define CONFIG_SPL_PAD_TO 0x40000
26#define CONFIG_SPL_MAX_SIZE 0x28000
27#ifdef CONFIG_SPL_BUILD
28#define CONFIG_SPL_SKIP_RELOCATE
29#define CONFIG_SPL_COMMON_INIT_DDR
30#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053031#endif
32#define RESET_VECTOR_OFFSET 0x27FFC
33#define BOOT_PAGE_OFFSET 0x27000
34
35#ifdef CONFIG_NAND
Sumit Gargaa36c842016-07-14 12:27:52 -040036#ifdef CONFIG_SECURE_BOOT
37#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
38/*
39 * HDR would be appended at end of image and copied to DDR along
40 * with U-Boot image.
41 */
42#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) + \
43 CONFIG_U_BOOT_HDR_SIZE)
44#else
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053045#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
Sumit Gargaa36c842016-07-14 12:27:52 -040046#endif
Tang Yuantiance249d92014-07-23 17:27:53 +080047#define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
48#define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053049#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
50#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
York Sun6fcddd02016-11-18 13:31:27 -080051#ifdef CONFIG_TARGET_T1040RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +080052#define CONFIG_SYS_FSL_PBL_RCW \
53$(SRCTREE)/board/freescale/t104xrdb/t1040_nand_rcw.cfg
54#endif
York Sun55ed8ae2016-11-18 13:44:00 -080055#ifdef CONFIG_TARGET_T1042RDB_PI
Zhao Qiangec90ac72016-09-08 12:55:32 +080056#define CONFIG_SYS_FSL_PBL_RCW \
57$(SRCTREE)/board/freescale/t104xrdb/t1042_pi_nand_rcw.cfg
58#endif
York Sun01673692016-11-21 11:08:49 -080059#ifdef CONFIG_TARGET_T1042RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +080060#define CONFIG_SYS_FSL_PBL_RCW \
61$(SRCTREE)/board/freescale/t104xrdb/t1042_nand_rcw.cfg
62#endif
York Suna0167352016-11-21 10:46:53 -080063#ifdef CONFIG_TARGET_T1040D4RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +080064#define CONFIG_SYS_FSL_PBL_RCW \
65$(SRCTREE)/board/freescale/t104xrdb/t1040d4_nand_rcw.cfg
66#endif
York Sun319ed242016-11-21 11:04:34 -080067#ifdef CONFIG_TARGET_T1042D4RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +080068#define CONFIG_SYS_FSL_PBL_RCW \
69$(SRCTREE)/board/freescale/t104xrdb/t1042d4_nand_rcw.cfg
70#endif
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053071#define CONFIG_SPL_NAND_BOOT
72#endif
73
74#ifdef CONFIG_SPIFLASH
Tang Yuantiance249d92014-07-23 17:27:53 +080075#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053076#define CONFIG_SPL_SPI_FLASH_MINIMAL
77#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Tang Yuantiance249d92014-07-23 17:27:53 +080078#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
79#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +053080#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
81#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
82#ifndef CONFIG_SPL_BUILD
83#define CONFIG_SYS_MPC85XX_NO_RESETVEC
84#endif
York Sun6fcddd02016-11-18 13:31:27 -080085#ifdef CONFIG_TARGET_T1040RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +080086#define CONFIG_SYS_FSL_PBL_RCW \
87$(SRCTREE)/board/freescale/t104xrdb/t1040_spi_rcw.cfg
88#endif
York Sun55ed8ae2016-11-18 13:44:00 -080089#ifdef CONFIG_TARGET_T1042RDB_PI
Zhao Qiangec90ac72016-09-08 12:55:32 +080090#define CONFIG_SYS_FSL_PBL_RCW \
91$(SRCTREE)/board/freescale/t104xrdb/t1042_pi_spi_rcw.cfg
92#endif
York Sun01673692016-11-21 11:08:49 -080093#ifdef CONFIG_TARGET_T1042RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +080094#define CONFIG_SYS_FSL_PBL_RCW \
95$(SRCTREE)/board/freescale/t104xrdb/t1042_spi_rcw.cfg
96#endif
York Suna0167352016-11-21 10:46:53 -080097#ifdef CONFIG_TARGET_T1040D4RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +080098#define CONFIG_SYS_FSL_PBL_RCW \
99$(SRCTREE)/board/freescale/t104xrdb/t1040d4_spi_rcw.cfg
100#endif
York Sun319ed242016-11-21 11:04:34 -0800101#ifdef CONFIG_TARGET_T1042D4RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +0800102#define CONFIG_SYS_FSL_PBL_RCW \
103$(SRCTREE)/board/freescale/t104xrdb/t1042d4_spi_rcw.cfg
104#endif
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530105#define CONFIG_SPL_SPI_BOOT
106#endif
107
108#ifdef CONFIG_SDCARD
Tang Yuantiance249d92014-07-23 17:27:53 +0800109#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530110#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Tang Yuantiance249d92014-07-23 17:27:53 +0800111#define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
112#define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530113#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
114#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
115#ifndef CONFIG_SPL_BUILD
116#define CONFIG_SYS_MPC85XX_NO_RESETVEC
117#endif
York Sun6fcddd02016-11-18 13:31:27 -0800118#ifdef CONFIG_TARGET_T1040RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +0800119#define CONFIG_SYS_FSL_PBL_RCW \
120$(SRCTREE)/board/freescale/t104xrdb/t1040_sd_rcw.cfg
121#endif
York Sun55ed8ae2016-11-18 13:44:00 -0800122#ifdef CONFIG_TARGET_T1042RDB_PI
Zhao Qiangec90ac72016-09-08 12:55:32 +0800123#define CONFIG_SYS_FSL_PBL_RCW \
124$(SRCTREE)/board/freescale/t104xrdb/t1042_pi_sd_rcw.cfg
125#endif
York Sun01673692016-11-21 11:08:49 -0800126#ifdef CONFIG_TARGET_T1042RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +0800127#define CONFIG_SYS_FSL_PBL_RCW \
128$(SRCTREE)/board/freescale/t104xrdb/t1042_sd_rcw.cfg
129#endif
York Suna0167352016-11-21 10:46:53 -0800130#ifdef CONFIG_TARGET_T1040D4RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +0800131#define CONFIG_SYS_FSL_PBL_RCW \
132$(SRCTREE)/board/freescale/t104xrdb/t1040d4_sd_rcw.cfg
133#endif
York Sun319ed242016-11-21 11:04:34 -0800134#ifdef CONFIG_TARGET_T1042D4RDB
Zhao Qiangec90ac72016-09-08 12:55:32 +0800135#define CONFIG_SYS_FSL_PBL_RCW \
136$(SRCTREE)/board/freescale/t104xrdb/t1042d4_sd_rcw.cfg
137#endif
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530138#define CONFIG_SPL_MMC_BOOT
139#endif
140
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530141#endif
142
143/* High Level Configuration Options */
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530144#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530145
Tang Yuantian5303a3d2014-04-17 15:33:45 +0800146/* support deep sleep */
147#define CONFIG_DEEP_SLEEP
Tang Yuantian5303a3d2014-04-17 15:33:45 +0800148
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530149#ifndef CONFIG_RESET_VECTOR_ADDRESS
150#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
151#endif
152
153#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sun51370d52016-12-28 08:43:45 -0800154#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530155#define CONFIG_PCI_INDIRECT_BRIDGE
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -0400156#define CONFIG_PCIE1 /* PCIE controller 1 */
157#define CONFIG_PCIE2 /* PCIE controller 2 */
158#define CONFIG_PCIE3 /* PCIE controller 3 */
159#define CONFIG_PCIE4 /* PCIE controller 4 */
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530160
161#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
162#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
163
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530164#define CONFIG_ENV_OVERWRITE
165
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530166#if defined(CONFIG_SPIFLASH)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530167#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
168#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
169#define CONFIG_ENV_SECT_SIZE 0x10000
170#elif defined(CONFIG_SDCARD)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530171#define CONFIG_SYS_MMC_ENV_DEV 0
172#define CONFIG_ENV_SIZE 0x2000
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530173#define CONFIG_ENV_OFFSET (512 * 0x800)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530174#elif defined(CONFIG_NAND)
Sumit Gargaa36c842016-07-14 12:27:52 -0400175#ifdef CONFIG_SECURE_BOOT
176#define CONFIG_RAMBOOT_NAND
177#define CONFIG_BOOTSCRIPT_COPY_RAM
178#endif
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530179#define CONFIG_ENV_SIZE 0x2000
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +0530180#define CONFIG_ENV_OFFSET (3 * CONFIG_SYS_NAND_BLOCK_SIZE)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530181#else
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530182#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
183#define CONFIG_ENV_SIZE 0x2000
184#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
185#endif
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530186
187#define CONFIG_SYS_CLK_FREQ 100000000
188#define CONFIG_DDR_CLK_FREQ 66666666
189
190/*
191 * These can be toggled for performance analysis, otherwise use default.
192 */
193#define CONFIG_SYS_CACHE_STASHING
194#define CONFIG_BACKSIDE_L2_CACHE
195#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
196#define CONFIG_BTB /* toggle branch predition */
197#define CONFIG_DDR_ECC
198#ifdef CONFIG_DDR_ECC
199#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
200#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
201#endif
202
203#define CONFIG_ENABLE_36BIT_PHYS
204
205#define CONFIG_ADDR_MAP
206#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
207
208#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
209#define CONFIG_SYS_MEMTEST_END 0x00400000
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530210
211/*
212 * Config the L3 Cache as L3 SRAM
213 */
214#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
Sumit Gargaa36c842016-07-14 12:27:52 -0400215/*
216 * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence
217 * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address
218 * (CONFIG_SYS_INIT_L3_VADDR) will be different.
219 */
220#define CONFIG_SYS_INIT_L3_VADDR 0xFFFC0000
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530221#define CONFIG_SYS_L3_SIZE 256 << 10
Sumit Gargaa36c842016-07-14 12:27:52 -0400222#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_VADDR + 32 * 1024)
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530223#ifdef CONFIG_RAMBOOT_PBL
224#define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
225#endif
226#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
227#define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
228#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530229
230#define CONFIG_SYS_DCSRBAR 0xf0000000
231#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
232
233/*
234 * DDR Setup
235 */
236#define CONFIG_VERY_BIG_RAM
237#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
238#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
239
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530240#define CONFIG_DIMM_SLOTS_PER_CTLR 1
Priyanka Jain96ac18c2014-02-26 09:38:37 +0530241#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530242
243#define CONFIG_DDR_SPD
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530244
245#define CONFIG_SYS_SPD_BUS_NUM 0
246#define SPD_EEPROM_ADDRESS 0x51
247
248#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
249
250/*
251 * IFC Definitions
252 */
253#define CONFIG_SYS_FLASH_BASE 0xe8000000
254#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
255
256#define CONFIG_SYS_NOR_CSPR_EXT (0xf)
257#define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
258 CSPR_PORT_SIZE_16 | \
259 CSPR_MSEL_NOR | \
260 CSPR_V)
261#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
Sandeep Singh377ffcf2014-06-05 18:49:57 +0530262
263/*
264 * TDM Definition
265 */
266#define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000
267
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530268/* NOR Flash Timing Params */
269#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
270#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
271 FTIM0_NOR_TEADC(0x5) | \
272 FTIM0_NOR_TEAHC(0x5))
273#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
274 FTIM1_NOR_TRAD_NOR(0x1A) |\
275 FTIM1_NOR_TSEQRAD_NOR(0x13))
276#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
277 FTIM2_NOR_TCH(0x4) | \
278 FTIM2_NOR_TWPH(0x0E) | \
279 FTIM2_NOR_TWP(0x1c))
280#define CONFIG_SYS_NOR_FTIM3 0x0
281
282#define CONFIG_SYS_FLASH_QUIET_TEST
283#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
284
285#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
286#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
287#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
288#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
289
290#define CONFIG_SYS_FLASH_EMPTY_INFO
291#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
292
293/* CPLD on IFC */
Prabhakar Kushwaha55153d62014-04-03 16:50:05 +0530294#define CPLD_LBMAP_MASK 0x3F
295#define CPLD_BANK_SEL_MASK 0x07
296#define CPLD_BANK_OVERRIDE 0x40
297#define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */
298#define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */
299#define CPLD_LBMAP_RESET 0xFF
300#define CPLD_LBMAP_SHIFT 0x03
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530301
York Sun55ed8ae2016-11-18 13:44:00 -0800302#if defined(CONFIG_TARGET_T1042RDB_PI)
Jason Jincf8ddac2014-03-19 10:47:56 +0800303#define CPLD_DIU_SEL_DFP 0x80
York Sun319ed242016-11-21 11:04:34 -0800304#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530305#define CPLD_DIU_SEL_DFP 0xc0
306#endif
307
York Suna0167352016-11-21 10:46:53 -0800308#if defined(CONFIG_TARGET_T1040D4RDB)
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530309#define CPLD_INT_MASK_ALL 0xFF
310#define CPLD_INT_MASK_THERM 0x80
311#define CPLD_INT_MASK_DVI_DFP 0x40
312#define CPLD_INT_MASK_QSGMII1 0x20
313#define CPLD_INT_MASK_QSGMII2 0x10
314#define CPLD_INT_MASK_SGMI1 0x08
315#define CPLD_INT_MASK_SGMI2 0x04
316#define CPLD_INT_MASK_TDMR1 0x02
317#define CPLD_INT_MASK_TDMR2 0x01
Jason Jincf8ddac2014-03-19 10:47:56 +0800318#endif
Prabhakar Kushwaha55153d62014-04-03 16:50:05 +0530319
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530320#define CONFIG_SYS_CPLD_BASE 0xffdf0000
321#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
Priyanka Jain9b444be2014-01-27 14:07:11 +0530322#define CONFIG_SYS_CSPR2_EXT (0xf)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530323#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
324 | CSPR_PORT_SIZE_8 \
325 | CSPR_MSEL_GPCM \
326 | CSPR_V)
327#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
328#define CONFIG_SYS_CSOR2 0x0
329/* CPLD Timing parameters for IFC CS2 */
330#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
331 FTIM0_GPCM_TEADC(0x0e) | \
332 FTIM0_GPCM_TEAHC(0x0e))
333#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
334 FTIM1_GPCM_TRAD(0x1f))
335#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiede519162014-06-26 14:41:33 +0800336 FTIM2_GPCM_TCH(0x8) | \
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530337 FTIM2_GPCM_TWP(0x1f))
338#define CONFIG_SYS_CS2_FTIM3 0x0
339
340/* NAND Flash on IFC */
341#define CONFIG_NAND_FSL_IFC
342#define CONFIG_SYS_NAND_BASE 0xff800000
343#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
344
345#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
346#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
347 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
348 | CSPR_MSEL_NAND /* MSEL = NAND */ \
349 | CSPR_V)
350#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
351
352#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
353 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
354 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
355 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
356 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
357 | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
358 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
359
360#define CONFIG_SYS_NAND_ONFI_DETECTION
361
362/* ONFI NAND Flash mode0 Timing Params */
363#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
364 FTIM0_NAND_TWP(0x18) | \
365 FTIM0_NAND_TWCHT(0x07) | \
366 FTIM0_NAND_TWH(0x0a))
367#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
368 FTIM1_NAND_TWBE(0x39) | \
369 FTIM1_NAND_TRR(0x0e) | \
370 FTIM1_NAND_TRP(0x18))
371#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
372 FTIM2_NAND_TREH(0x0a) | \
373 FTIM2_NAND_TWHRE(0x1e))
374#define CONFIG_SYS_NAND_FTIM3 0x0
375
376#define CONFIG_SYS_NAND_DDR_LAW 11
377#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
378#define CONFIG_SYS_MAX_NAND_DEVICE 1
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530379
380#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
381
382#if defined(CONFIG_NAND)
383#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
384#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
385#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
386#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
387#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
388#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
389#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
390#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
391#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT
392#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
393#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
394#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
395#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
396#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
397#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
398#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
399#else
400#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
401#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
402#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
403#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
404#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
405#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
406#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
407#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
408#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
409#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
410#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
411#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
412#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
413#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
414#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
415#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
416#endif
417
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530418#ifdef CONFIG_SPL_BUILD
419#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
420#else
421#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
422#endif
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530423
424#if defined(CONFIG_RAMBOOT_PBL)
425#define CONFIG_SYS_RAMBOOT
426#endif
427
Prabhakar Kushwaha9f074e62014-10-29 22:33:09 +0530428#ifdef CONFIG_SYS_FSL_ERRATUM_A008044
429#if defined(CONFIG_NAND)
430#define CONFIG_A008044_WORKAROUND
431#endif
432#endif
433
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530434#define CONFIG_HWCONFIG
435
436/* define to use L1 as initial stack */
437#define CONFIG_L1_INIT_RAM
438#define CONFIG_SYS_INIT_RAM_LOCK
439#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
440#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunb3142e22015-08-17 13:31:51 -0700441#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530442/* The assembler doesn't like typecast */
443#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
444 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
445 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
446#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
447
448#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
449 GENERATED_GBL_DATA_SIZE)
450#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
451
Prabhakar Kushwaha9307cba2014-03-31 15:31:48 +0530452#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530453#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
454
455/* Serial Port - controlled on board with jumper J8
456 * open - index 2
457 * shorted - index 1
458 */
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530459#define CONFIG_SYS_NS16550_SERIAL
460#define CONFIG_SYS_NS16550_REG_SIZE 1
461#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
462
463#define CONFIG_SYS_BAUDRATE_TABLE \
464 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
465
466#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
467#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
468#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
469#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530470
York Sun319ed242016-11-21 11:04:34 -0800471#if defined(CONFIG_TARGET_T1042RDB_PI) || defined(CONFIG_TARGET_T1042D4RDB)
Jason Jincf8ddac2014-03-19 10:47:56 +0800472/* Video */
473#define CONFIG_FSL_DIU_FB
474
475#ifdef CONFIG_FSL_DIU_FB
476#define CONFIG_FSL_DIU_CH7301
477#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
Jason Jincf8ddac2014-03-19 10:47:56 +0800478#define CONFIG_VIDEO_LOGO
479#define CONFIG_VIDEO_BMP_LOGO
480#endif
481#endif
482
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530483/* I2C */
484#define CONFIG_SYS_I2C
485#define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
486#define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C speed in Hz */
Shengzhou Liub0d97cd2014-07-07 12:17:47 +0800487#define CONFIG_SYS_FSL_I2C2_SPEED 400000
488#define CONFIG_SYS_FSL_I2C3_SPEED 400000
489#define CONFIG_SYS_FSL_I2C4_SPEED 400000
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530490#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530491#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
Shengzhou Liub0d97cd2014-07-07 12:17:47 +0800492#define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F
493#define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530494#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
Shengzhou Liub0d97cd2014-07-07 12:17:47 +0800495#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
496#define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
497#define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530498
499/* I2C bus multiplexer */
500#define I2C_MUX_PCA_ADDR 0x70
501#define I2C_MUX_CH_DEFAULT 0x8
502
York Sun78e56992016-11-21 11:25:26 -0800503#if defined(CONFIG_TARGET_T1042RDB_PI) || \
504 defined(CONFIG_TARGET_T1040D4RDB) || \
505 defined(CONFIG_TARGET_T1042D4RDB)
Jason Jincf8ddac2014-03-19 10:47:56 +0800506/* LDI/DVI Encoder for display */
507#define CONFIG_SYS_I2C_LDI_ADDR 0x38
508#define CONFIG_SYS_I2C_DVI_ADDR 0x75
509
vijay raif4c39172014-03-31 11:46:34 +0530510/*
511 * RTC configuration
512 */
513#define RTC
514#define CONFIG_RTC_DS1337 1
515#define CONFIG_SYS_I2C_RTC_ADDR 0x68
516
517/*DVI encoder*/
518#define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75
519#endif
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530520
521/*
522 * eSPI - Enhanced SPI
523 */
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530524
525/*
526 * General PCI
527 * Memory space is mapped 1-1, but I/O space must start from 0.
528 */
529
530#ifdef CONFIG_PCI
531/* controller 1, direct to uli, tgtid 3, Base address 20000 */
532#ifdef CONFIG_PCIE1
533#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
534#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
535#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
536#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
537#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
538#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
539#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
540#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
541#endif
542
543/* controller 2, Slot 2, tgtid 2, Base address 201000 */
544#ifdef CONFIG_PCIE2
545#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
546#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
547#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
548#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
549#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
550#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
551#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
552#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
553#endif
554
555/* controller 3, Slot 1, tgtid 1, Base address 202000 */
556#ifdef CONFIG_PCIE3
557#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
558#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
559#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
560#define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
561#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
562#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
563#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
564#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
565#endif
566
567/* controller 4, Base address 203000 */
568#ifdef CONFIG_PCIE4
569#define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
570#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
571#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
572#define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
573#define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
574#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
575#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
576#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
577#endif
578
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530579#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530580#endif /* CONFIG_PCI */
581
582/* SATA */
583#define CONFIG_FSL_SATA_V2
584#ifdef CONFIG_FSL_SATA_V2
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530585#define CONFIG_SYS_SATA_MAX_DEVICE 1
586#define CONFIG_SATA1
587#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
588#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
589
590#define CONFIG_LBA48
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530591#endif
592
593/*
594* USB
595*/
596#define CONFIG_HAS_FSL_DR_USB
597
598#ifdef CONFIG_HAS_FSL_DR_USB
Tom Rini8850c5d2017-05-12 22:33:27 -0400599#ifdef CONFIG_USB_EHCI_HCD
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530600#define CONFIG_USB_EHCI_FSL
601#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530602#endif
603#endif
604
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530605#ifdef CONFIG_MMC
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530606#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530607#endif
608
609/* Qman/Bman */
610#ifndef CONFIG_NOBQFMAN
Jeffrey Ladouceur2a8b3422014-12-03 18:08:43 -0500611#define CONFIG_SYS_BMAN_NUM_PORTALS 10
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530612#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
613#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
614#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500615#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
616#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
617#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
618#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
619#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
620 CONFIG_SYS_BMAN_CENA_SIZE)
621#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
622#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Jeffrey Ladouceur2a8b3422014-12-03 18:08:43 -0500623#define CONFIG_SYS_QMAN_NUM_PORTALS 10
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530624#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
625#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
626#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500627#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
628#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
629#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
630#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
631#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
632 CONFIG_SYS_QMAN_CENA_SIZE)
633#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
634#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530635
636#define CONFIG_SYS_DPAA_FMAN
637#define CONFIG_SYS_DPAA_PME
638
Zhao Qiang59ff5d32014-03-14 10:11:03 +0800639#define CONFIG_QE
640#define CONFIG_U_QE
641
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530642/* Default address of microcode for the Linux Fman driver */
643#if defined(CONFIG_SPIFLASH)
644/*
645 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
646 * env, so we got 0x110000.
647 */
648#define CONFIG_SYS_QE_FW_IN_SPIFLASH
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800649#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530650#elif defined(CONFIG_SDCARD)
651/*
652 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530653 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
654 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530655 */
656#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530657#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530658#elif defined(CONFIG_NAND)
659#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530660#define CONFIG_SYS_FMAN_FW_ADDR (5 * CONFIG_SYS_NAND_BLOCK_SIZE)
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530661#else
662#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800663#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530664#endif
665
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530666#if defined(CONFIG_SPIFLASH)
667#define CONFIG_SYS_QE_FW_ADDR 0x130000
668#elif defined(CONFIG_SDCARD)
669#define CONFIG_SYS_QE_FW_ADDR (512 * 0x920)
670#elif defined(CONFIG_NAND)
671#define CONFIG_SYS_QE_FW_ADDR (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
672#else
Zhao Qiang59ff5d32014-03-14 10:11:03 +0800673#define CONFIG_SYS_QE_FW_ADDR 0xEFF10000
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530674#endif
Prabhakar Kushwaha18c01442014-04-08 19:13:56 +0530675
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530676#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
677#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
678#endif /* CONFIG_NOBQFMAN */
679
680#ifdef CONFIG_SYS_DPAA_FMAN
681#define CONFIG_FMAN_ENET
682#define CONFIG_PHY_VITESSE
683#define CONFIG_PHY_REALTEK
684#endif
685
686#ifdef CONFIG_FMAN_ENET
York Sun01673692016-11-21 11:08:49 -0800687#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB)
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530688#define CONFIG_SYS_SGMII1_PHY_ADDR 0x03
York Suna0167352016-11-21 10:46:53 -0800689#elif defined(CONFIG_TARGET_T1040D4RDB)
Codrin Ciubotariu94af6842015-10-12 16:33:13 +0300690#define CONFIG_SYS_SGMII1_PHY_ADDR 0x01
York Sun319ed242016-11-21 11:04:34 -0800691#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530692#define CONFIG_SYS_SGMII1_PHY_ADDR 0x02
693#define CONFIG_SYS_SGMII2_PHY_ADDR 0x03
694#define CONFIG_SYS_SGMII3_PHY_ADDR 0x01
vijay raif4c39172014-03-31 11:46:34 +0530695#endif
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530696
York Sun78e56992016-11-21 11:25:26 -0800697#if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530698#define CONFIG_SYS_RGMII1_PHY_ADDR 0x04
699#define CONFIG_SYS_RGMII2_PHY_ADDR 0x05
700#else
701#define CONFIG_SYS_RGMII1_PHY_ADDR 0x01
702#define CONFIG_SYS_RGMII2_PHY_ADDR 0x02
703#endif
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530704
Codrin Ciubotariudb4a1762015-01-21 11:54:12 +0200705/* Enable VSC9953 L2 Switch driver on T1040 SoC */
York Sun6fcddd02016-11-18 13:31:27 -0800706#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
Codrin Ciubotariudb4a1762015-01-21 11:54:12 +0200707#define CONFIG_VSC9953
York Sun6fcddd02016-11-18 13:31:27 -0800708#ifdef CONFIG_TARGET_T1040RDB
Codrin Ciubotariudb4a1762015-01-21 11:54:12 +0200709#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x04
710#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x08
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530711#else
712#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x08
713#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x0c
714#endif
Codrin Ciubotariudb4a1762015-01-21 11:54:12 +0200715#endif
716
Priyanka Jain714fd402014-01-30 11:30:04 +0530717#define CONFIG_ETHPRIME "FM1@DTSEC4"
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530718#endif
719
720/*
721 * Environment
722 */
723#define CONFIG_LOADS_ECHO /* echo on for serial download */
724#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
725
726/*
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530727 * Miscellaneous configurable options
728 */
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530729#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530730
731/*
732 * For booting Linux, the board info and command line data
733 * have to be in the first 64 MB of memory, since this is
734 * the maximum mapped by the Linux kernel during initialization.
735 */
736#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
737#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
738
739#ifdef CONFIG_CMD_KGDB
740#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530741#endif
742
743/*
Prabhakar Kushwaha68b74732014-04-02 17:26:23 +0530744 * Dynamic MTD Partition support with mtdparts
745 */
Prabhakar Kushwaha68b74732014-04-02 17:26:23 +0530746
747/*
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530748 * Environment Configuration
749 */
750#define CONFIG_ROOTPATH "/opt/nfsroot"
751#define CONFIG_BOOTFILE "uImage"
752#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
753
754/* default location for tftp and bootm */
755#define CONFIG_LOADADDR 1000000
756
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530757#define __USB_PHY_TYPE utmi
vijay rai363fb322014-08-19 12:46:53 +0530758#define RAMDISKFILE "t104xrdb/ramdisk.uboot"
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530759
York Sun6fcddd02016-11-18 13:31:27 -0800760#ifdef CONFIG_TARGET_T1040RDB
vijay raif4c39172014-03-31 11:46:34 +0530761#define FDTFILE "t1040rdb/t1040rdb.dtb"
York Sun55ed8ae2016-11-18 13:44:00 -0800762#elif defined(CONFIG_TARGET_T1042RDB_PI)
vijay rai363fb322014-08-19 12:46:53 +0530763#define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb"
York Sun01673692016-11-21 11:08:49 -0800764#elif defined(CONFIG_TARGET_T1042RDB)
vijay rai363fb322014-08-19 12:46:53 +0530765#define FDTFILE "t1042rdb/t1042rdb.dtb"
York Suna0167352016-11-21 10:46:53 -0800766#elif defined(CONFIG_TARGET_T1040D4RDB)
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530767#define FDTFILE "t1042rdb/t1040d4rdb.dtb"
York Sun319ed242016-11-21 11:04:34 -0800768#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jain4b6067a2015-06-05 15:29:02 +0530769#define FDTFILE "t1042rdb/t1042d4rdb.dtb"
vijay raif4c39172014-03-31 11:46:34 +0530770#endif
771
Jason Jincf8ddac2014-03-19 10:47:56 +0800772#ifdef CONFIG_FSL_DIU_FB
773#define DIU_ENVIRONMENT "video-mode=fslfb:1024x768-32@60,monitor=dvi"
774#else
775#define DIU_ENVIRONMENT
776#endif
777
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530778#define CONFIG_EXTRA_ENV_SETTINGS \
Priyanka Jain9b444be2014-01-27 14:07:11 +0530779 "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \
780 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
781 "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530782 "netdev=eth0\0" \
Jason Jincf8ddac2014-03-19 10:47:56 +0800783 "video-mode=" __stringify(DIU_ENVIRONMENT) "\0" \
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530784 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
785 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
786 "tftpflash=tftpboot $loadaddr $uboot && " \
787 "protect off $ubootaddr +$filesize && " \
788 "erase $ubootaddr +$filesize && " \
789 "cp.b $loadaddr $ubootaddr $filesize && " \
790 "protect on $ubootaddr +$filesize && " \
791 "cmp.b $loadaddr $ubootaddr $filesize\0" \
792 "consoledev=ttyS0\0" \
793 "ramdiskaddr=2000000\0" \
vijay raif4c39172014-03-31 11:46:34 +0530794 "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500795 "fdtaddr=1e00000\0" \
vijay raif4c39172014-03-31 11:46:34 +0530796 "fdtfile=" __stringify(FDTFILE) "\0" \
Kim Phillips32465842014-05-14 19:33:45 -0500797 "bdev=sda3\0"
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530798
799#define CONFIG_LINUX \
800 "setenv bootargs root=/dev/ram rw " \
801 "console=$consoledev,$baudrate $othbootargs;" \
802 "setenv ramdiskaddr 0x02000000;" \
803 "setenv fdtaddr 0x00c00000;" \
804 "setenv loadaddr 0x1000000;" \
805 "bootm $loadaddr $ramdiskaddr $fdtaddr"
806
807#define CONFIG_HDBOOT \
808 "setenv bootargs root=/dev/$bdev rw " \
809 "console=$consoledev,$baudrate $othbootargs;" \
810 "tftp $loadaddr $bootfile;" \
811 "tftp $fdtaddr $fdtfile;" \
812 "bootm $loadaddr - $fdtaddr"
813
814#define CONFIG_NFSBOOTCOMMAND \
815 "setenv bootargs root=/dev/nfs rw " \
816 "nfsroot=$serverip:$rootpath " \
817 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
818 "console=$consoledev,$baudrate $othbootargs;" \
819 "tftp $loadaddr $bootfile;" \
820 "tftp $fdtaddr $fdtfile;" \
821 "bootm $loadaddr - $fdtaddr"
822
823#define CONFIG_RAMBOOTCOMMAND \
824 "setenv bootargs root=/dev/ram rw " \
825 "console=$consoledev,$baudrate $othbootargs;" \
826 "tftp $ramdiskaddr $ramdiskfile;" \
827 "tftp $loadaddr $bootfile;" \
828 "tftp $fdtaddr $fdtfile;" \
829 "bootm $loadaddr $ramdiskaddr $fdtaddr"
830
831#define CONFIG_BOOTCOMMAND CONFIG_LINUX
832
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530833#include <asm/fsl_secure_boot.h>
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530834
Priyanka Jain062ef1a2013-10-18 17:19:06 +0530835#endif /* __CONFIG_H */