blob: 09ae1be7e9875ed4d6acd2d7d0eae810561fefdb [file] [log] [blame]
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +05301/*
Jagan Teki86e99b92015-09-02 11:39:45 +05302 * (C) Copyright 2013 Xilinx, Inc.
Jagan Tekib1c82da2015-06-27 00:51:31 +05303 * (C) Copyright 2015 Jagan Teki <jteki@openedev.com>
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +05304 *
5 * Xilinx Zynq PS SPI controller driver (master mode only)
6 *
7 * SPDX-License-Identifier: GPL-2.0+
8 */
9
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053010#include <common.h>
Jagan Tekib1c82da2015-06-27 00:51:31 +053011#include <dm.h>
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053012#include <malloc.h>
13#include <spi.h>
14#include <asm/io.h>
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053015
Jagan Tekicdc9dd02015-06-27 00:51:34 +053016DECLARE_GLOBAL_DATA_PTR;
17
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053018/* zynq spi register bit masks ZYNQ_SPI_<REG>_<BIT>_MASK */
Jagan Teki736b4df2015-10-22 20:40:16 +053019#define ZYNQ_SPI_CR_MSA_MASK BIT(15) /* Manual start enb */
20#define ZYNQ_SPI_CR_MCS_MASK BIT(14) /* Manual chip select */
Jagan Teki9cf2ffb2015-10-22 21:06:37 +053021#define ZYNQ_SPI_CR_CS_MASK GENMASK(13, 10) /* Chip select */
22#define ZYNQ_SPI_CR_BAUD_MASK GENMASK(5, 3) /* Baud rate div */
Jagan Teki736b4df2015-10-22 20:40:16 +053023#define ZYNQ_SPI_CR_CPHA_MASK BIT(2) /* Clock phase */
24#define ZYNQ_SPI_CR_CPOL_MASK BIT(1) /* Clock polarity */
25#define ZYNQ_SPI_CR_MSTREN_MASK BIT(0) /* Mode select */
26#define ZYNQ_SPI_IXR_RXNEMPTY_MASK BIT(4) /* RX_FIFO_not_empty */
27#define ZYNQ_SPI_IXR_TXOW_MASK BIT(2) /* TX_FIFO_not_full */
Jagan Teki9cf2ffb2015-10-22 21:06:37 +053028#define ZYNQ_SPI_IXR_ALL_MASK GENMASK(6, 0) /* All IXR bits */
Jagan Teki736b4df2015-10-22 20:40:16 +053029#define ZYNQ_SPI_ENR_SPI_EN_MASK BIT(0) /* SPI Enable */
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053030
Jagan Teki46ab8a62015-08-17 18:25:03 +053031#define ZYNQ_SPI_CR_BAUD_MAX 8 /* Baud rate divisor max val */
32#define ZYNQ_SPI_CR_BAUD_SHIFT 3 /* Baud rate divisor shift */
33#define ZYNQ_SPI_CR_SS_SHIFT 10 /* Slave select shift */
34
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053035#define ZYNQ_SPI_FIFO_DEPTH 128
36#ifndef CONFIG_SYS_ZYNQ_SPI_WAIT
37#define CONFIG_SYS_ZYNQ_SPI_WAIT (CONFIG_SYS_HZ/100) /* 10 ms */
38#endif
39
40/* zynq spi register set */
41struct zynq_spi_regs {
42 u32 cr; /* 0x00 */
43 u32 isr; /* 0x04 */
44 u32 ier; /* 0x08 */
45 u32 idr; /* 0x0C */
46 u32 imr; /* 0x10 */
47 u32 enr; /* 0x14 */
48 u32 dr; /* 0x18 */
49 u32 txdr; /* 0x1C */
50 u32 rxdr; /* 0x20 */
51};
52
Jagan Tekib1c82da2015-06-27 00:51:31 +053053
54/* zynq spi platform data */
55struct zynq_spi_platdata {
56 struct zynq_spi_regs *regs;
57 u32 frequency; /* input frequency */
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053058 u32 speed_hz;
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053059};
60
Jagan Tekib1c82da2015-06-27 00:51:31 +053061/* zynq spi priv */
62struct zynq_spi_priv {
63 struct zynq_spi_regs *regs;
Jagan Teki19126992015-08-17 18:31:39 +053064 u8 cs;
Jagan Tekib1c82da2015-06-27 00:51:31 +053065 u8 mode;
66 u8 fifo_depth;
67 u32 freq; /* required frequency */
68};
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053069
Jagan Tekib1c82da2015-06-27 00:51:31 +053070static int zynq_spi_ofdata_to_platdata(struct udevice *bus)
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053071{
Jagan Tekib1c82da2015-06-27 00:51:31 +053072 struct zynq_spi_platdata *plat = bus->platdata;
Jagan Tekicdc9dd02015-06-27 00:51:34 +053073 const void *blob = gd->fdt_blob;
74 int node = bus->of_offset;
Jagan Tekib1c82da2015-06-27 00:51:31 +053075
Simon Glass4e9838c2015-08-11 08:33:29 -060076 plat->regs = (struct zynq_spi_regs *)dev_get_addr(bus);
Jagan Tekicdc9dd02015-06-27 00:51:34 +053077
78 /* FIXME: Use 250MHz as a suitable default */
79 plat->frequency = fdtdec_get_int(blob, node, "spi-max-frequency",
80 250000000);
Jagan Tekib1c82da2015-06-27 00:51:31 +053081 plat->speed_hz = plat->frequency / 2;
82
Michal Simek80fd9792015-07-21 07:54:11 +020083 debug("%s: regs=%p max-frequency=%d\n", __func__,
Jagan Tekicdc9dd02015-06-27 00:51:34 +053084 plat->regs, plat->frequency);
85
Jagan Tekib1c82da2015-06-27 00:51:31 +053086 return 0;
87}
88
89static void zynq_spi_init_hw(struct zynq_spi_priv *priv)
90{
91 struct zynq_spi_regs *regs = priv->regs;
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053092 u32 confr;
93
94 /* Disable SPI */
Jagan Tekib1c82da2015-06-27 00:51:31 +053095 writel(~ZYNQ_SPI_ENR_SPI_EN_MASK, &regs->enr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053096
97 /* Disable Interrupts */
Jagan Tekib1c82da2015-06-27 00:51:31 +053098 writel(ZYNQ_SPI_IXR_ALL_MASK, &regs->idr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053099
100 /* Clear RX FIFO */
Jagan Tekib1c82da2015-06-27 00:51:31 +0530101 while (readl(&regs->isr) &
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530102 ZYNQ_SPI_IXR_RXNEMPTY_MASK)
Jagan Tekib1c82da2015-06-27 00:51:31 +0530103 readl(&regs->rxdr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530104
105 /* Clear Interrupts */
Jagan Tekib1c82da2015-06-27 00:51:31 +0530106 writel(ZYNQ_SPI_IXR_ALL_MASK, &regs->isr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530107
108 /* Manual slave select and Auto start */
109 confr = ZYNQ_SPI_CR_MCS_MASK | ZYNQ_SPI_CR_CS_MASK |
110 ZYNQ_SPI_CR_MSTREN_MASK;
111 confr &= ~ZYNQ_SPI_CR_MSA_MASK;
Jagan Tekib1c82da2015-06-27 00:51:31 +0530112 writel(confr, &regs->cr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530113
114 /* Enable SPI */
Jagan Tekib1c82da2015-06-27 00:51:31 +0530115 writel(ZYNQ_SPI_ENR_SPI_EN_MASK, &regs->enr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530116}
117
Jagan Tekib1c82da2015-06-27 00:51:31 +0530118static int zynq_spi_probe(struct udevice *bus)
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530119{
Jagan Tekib1c82da2015-06-27 00:51:31 +0530120 struct zynq_spi_platdata *plat = dev_get_platdata(bus);
121 struct zynq_spi_priv *priv = dev_get_priv(bus);
122
123 priv->regs = plat->regs;
124 priv->fifo_depth = ZYNQ_SPI_FIFO_DEPTH;
125
126 /* init the zynq spi hw */
127 zynq_spi_init_hw(priv);
128
129 return 0;
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530130}
131
Jagan Teki19126992015-08-17 18:31:39 +0530132static void spi_cs_activate(struct udevice *dev)
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530133{
Jagan Tekib1c82da2015-06-27 00:51:31 +0530134 struct udevice *bus = dev->parent;
135 struct zynq_spi_priv *priv = dev_get_priv(bus);
136 struct zynq_spi_regs *regs = priv->regs;
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530137 u32 cr;
138
Jagan Tekib1c82da2015-06-27 00:51:31 +0530139 clrbits_le32(&regs->cr, ZYNQ_SPI_CR_CS_MASK);
140 cr = readl(&regs->cr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530141 /*
142 * CS cal logic: CS[13:10]
143 * xxx0 - cs0
144 * xx01 - cs1
145 * x011 - cs2
146 */
Jagan Teki19126992015-08-17 18:31:39 +0530147 cr |= (~(1 << priv->cs) << ZYNQ_SPI_CR_SS_SHIFT) & ZYNQ_SPI_CR_CS_MASK;
Jagan Tekib1c82da2015-06-27 00:51:31 +0530148 writel(cr, &regs->cr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530149}
150
Jagan Tekib1c82da2015-06-27 00:51:31 +0530151static void spi_cs_deactivate(struct udevice *dev)
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530152{
Jagan Tekib1c82da2015-06-27 00:51:31 +0530153 struct udevice *bus = dev->parent;
154 struct zynq_spi_priv *priv = dev_get_priv(bus);
155 struct zynq_spi_regs *regs = priv->regs;
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530156
Jagan Tekib1c82da2015-06-27 00:51:31 +0530157 setbits_le32(&regs->cr, ZYNQ_SPI_CR_CS_MASK);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530158}
159
Jagan Tekib1c82da2015-06-27 00:51:31 +0530160static int zynq_spi_claim_bus(struct udevice *dev)
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530161{
Jagan Tekib1c82da2015-06-27 00:51:31 +0530162 struct udevice *bus = dev->parent;
163 struct zynq_spi_priv *priv = dev_get_priv(bus);
164 struct zynq_spi_regs *regs = priv->regs;
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530165
Jagan Tekib1c82da2015-06-27 00:51:31 +0530166 writel(ZYNQ_SPI_ENR_SPI_EN_MASK, &regs->enr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530167
168 return 0;
169}
170
Jagan Tekib1c82da2015-06-27 00:51:31 +0530171static int zynq_spi_release_bus(struct udevice *dev)
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530172{
Jagan Tekib1c82da2015-06-27 00:51:31 +0530173 struct udevice *bus = dev->parent;
174 struct zynq_spi_priv *priv = dev_get_priv(bus);
175 struct zynq_spi_regs *regs = priv->regs;
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530176
Jagan Tekib1c82da2015-06-27 00:51:31 +0530177 writel(~ZYNQ_SPI_ENR_SPI_EN_MASK, &regs->enr);
178
179 return 0;
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530180}
181
Jagan Tekib1c82da2015-06-27 00:51:31 +0530182static int zynq_spi_xfer(struct udevice *dev, unsigned int bitlen,
183 const void *dout, void *din, unsigned long flags)
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530184{
Jagan Tekib1c82da2015-06-27 00:51:31 +0530185 struct udevice *bus = dev->parent;
186 struct zynq_spi_priv *priv = dev_get_priv(bus);
187 struct zynq_spi_regs *regs = priv->regs;
188 struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530189 u32 len = bitlen / 8;
190 u32 tx_len = len, rx_len = len, tx_tvl;
191 const u8 *tx_buf = dout;
192 u8 *rx_buf = din, buf;
193 u32 ts, status;
194
195 debug("spi_xfer: bus:%i cs:%i bitlen:%i len:%i flags:%lx\n",
Jagan Tekib1c82da2015-06-27 00:51:31 +0530196 bus->seq, slave_plat->cs, bitlen, len, flags);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530197
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530198 if (bitlen % 8) {
199 debug("spi_xfer: Non byte aligned SPI transfer\n");
200 return -1;
201 }
202
Jagan Teki19126992015-08-17 18:31:39 +0530203 priv->cs = slave_plat->cs;
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530204 if (flags & SPI_XFER_BEGIN)
Jagan Teki19126992015-08-17 18:31:39 +0530205 spi_cs_activate(dev);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530206
207 while (rx_len > 0) {
208 /* Write the data into TX FIFO - tx threshold is fifo_depth */
209 tx_tvl = 0;
Jagan Tekib1c82da2015-06-27 00:51:31 +0530210 while ((tx_tvl < priv->fifo_depth) && tx_len) {
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530211 if (tx_buf)
212 buf = *tx_buf++;
213 else
214 buf = 0;
Jagan Tekib1c82da2015-06-27 00:51:31 +0530215 writel(buf, &regs->txdr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530216 tx_len--;
217 tx_tvl++;
218 }
219
220 /* Check TX FIFO completion */
221 ts = get_timer(0);
Jagan Tekib1c82da2015-06-27 00:51:31 +0530222 status = readl(&regs->isr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530223 while (!(status & ZYNQ_SPI_IXR_TXOW_MASK)) {
224 if (get_timer(ts) > CONFIG_SYS_ZYNQ_SPI_WAIT) {
225 printf("spi_xfer: Timeout! TX FIFO not full\n");
226 return -1;
227 }
Jagan Tekib1c82da2015-06-27 00:51:31 +0530228 status = readl(&regs->isr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530229 }
230
231 /* Read the data from RX FIFO */
Jagan Tekib1c82da2015-06-27 00:51:31 +0530232 status = readl(&regs->isr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530233 while (status & ZYNQ_SPI_IXR_RXNEMPTY_MASK) {
Jagan Tekib1c82da2015-06-27 00:51:31 +0530234 buf = readl(&regs->rxdr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530235 if (rx_buf)
236 *rx_buf++ = buf;
Jagan Tekib1c82da2015-06-27 00:51:31 +0530237 status = readl(&regs->isr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530238 rx_len--;
239 }
240 }
241
242 if (flags & SPI_XFER_END)
Jagan Tekib1c82da2015-06-27 00:51:31 +0530243 spi_cs_deactivate(dev);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530244
245 return 0;
246}
Jagan Tekib1c82da2015-06-27 00:51:31 +0530247
248static int zynq_spi_set_speed(struct udevice *bus, uint speed)
249{
250 struct zynq_spi_platdata *plat = bus->platdata;
251 struct zynq_spi_priv *priv = dev_get_priv(bus);
252 struct zynq_spi_regs *regs = priv->regs;
253 uint32_t confr;
254 u8 baud_rate_val = 0;
255
256 if (speed > plat->frequency)
257 speed = plat->frequency;
258
259 /* Set the clock frequency */
260 confr = readl(&regs->cr);
261 if (speed == 0) {
262 /* Set baudrate x8, if the freq is 0 */
263 baud_rate_val = 0x2;
264 } else if (plat->speed_hz != speed) {
Jagan Teki46ab8a62015-08-17 18:25:03 +0530265 while ((baud_rate_val < ZYNQ_SPI_CR_BAUD_MAX) &&
Jagan Tekib1c82da2015-06-27 00:51:31 +0530266 ((plat->frequency /
267 (2 << baud_rate_val)) > speed))
268 baud_rate_val++;
269 plat->speed_hz = speed / (2 << baud_rate_val);
270 }
Jagan Tekidda62412015-08-17 18:27:47 +0530271 confr &= ~ZYNQ_SPI_CR_BAUD_MASK;
Jagan Teki46ab8a62015-08-17 18:25:03 +0530272 confr |= (baud_rate_val << ZYNQ_SPI_CR_BAUD_SHIFT);
Jagan Tekib1c82da2015-06-27 00:51:31 +0530273
274 writel(confr, &regs->cr);
275 priv->freq = speed;
276
Jagan Tekia22bba82015-09-08 01:38:50 +0530277 debug("zynq_spi_set_speed: regs=%p, speed=%d\n",
278 priv->regs, priv->freq);
Jagan Tekib1c82da2015-06-27 00:51:31 +0530279
280 return 0;
281}
282
283static int zynq_spi_set_mode(struct udevice *bus, uint mode)
284{
285 struct zynq_spi_priv *priv = dev_get_priv(bus);
286 struct zynq_spi_regs *regs = priv->regs;
287 uint32_t confr;
288
289 /* Set the SPI Clock phase and polarities */
290 confr = readl(&regs->cr);
291 confr &= ~(ZYNQ_SPI_CR_CPHA_MASK | ZYNQ_SPI_CR_CPOL_MASK);
292
Jagan Tekia22bba82015-09-08 01:38:50 +0530293 if (mode & SPI_CPHA)
Jagan Tekib1c82da2015-06-27 00:51:31 +0530294 confr |= ZYNQ_SPI_CR_CPHA_MASK;
Jagan Tekia22bba82015-09-08 01:38:50 +0530295 if (mode & SPI_CPOL)
Jagan Tekib1c82da2015-06-27 00:51:31 +0530296 confr |= ZYNQ_SPI_CR_CPOL_MASK;
297
298 writel(confr, &regs->cr);
299 priv->mode = mode;
300
301 debug("zynq_spi_set_mode: regs=%p, mode=%d\n", priv->regs, priv->mode);
302
303 return 0;
304}
305
306static const struct dm_spi_ops zynq_spi_ops = {
307 .claim_bus = zynq_spi_claim_bus,
308 .release_bus = zynq_spi_release_bus,
309 .xfer = zynq_spi_xfer,
310 .set_speed = zynq_spi_set_speed,
311 .set_mode = zynq_spi_set_mode,
312};
313
314static const struct udevice_id zynq_spi_ids[] = {
Michal Simek40b383f2015-07-22 10:47:33 +0200315 { .compatible = "xlnx,zynq-spi-r1p6" },
Michal Simek23ef5ae2015-12-07 13:06:54 +0100316 { .compatible = "cdns,spi-r1p6" },
Jagan Tekib1c82da2015-06-27 00:51:31 +0530317 { }
318};
319
320U_BOOT_DRIVER(zynq_spi) = {
321 .name = "zynq_spi",
322 .id = UCLASS_SPI,
323 .of_match = zynq_spi_ids,
324 .ops = &zynq_spi_ops,
325 .ofdata_to_platdata = zynq_spi_ofdata_to_platdata,
326 .platdata_auto_alloc_size = sizeof(struct zynq_spi_platdata),
327 .priv_auto_alloc_size = sizeof(struct zynq_spi_priv),
328 .probe = zynq_spi_probe,
329};