blob: 2ba0c58586521ceb33e81bf9bcf5305d80f397b8 [file] [log] [blame]
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +09001/*
2 * Configuation settings for the Renesas Technology R0P7785LC0011RL board
3 *
4 * Copyright (C) 2008 Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com>
5 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +09007 */
8
9#ifndef __SH7785LCR_H
10#define __SH7785LCR_H
11
12#undef DEBUG
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090013#define CONFIG_CPU_SH7785 1
14#define CONFIG_SH7785LCR 1
15
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090016#define CONFIG_CMD_PCI
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090017#define CONFIG_CMD_PING
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090018#define CONFIG_CMD_SDRAM
Nobuhiro Iwamatsu93752532010-12-08 14:00:24 +090019#define CONFIG_CMD_SH_ZIMAGEBOOT
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090020
21#define CONFIG_CMD_USB
22#define CONFIG_USB_STORAGE
23#define CONFIG_CMD_EXT2
24#define CONFIG_CMD_FAT
25#define CONFIG_DOS_PARTITION
26#define CONFIG_MAC_PARTITION
27
28#define CONFIG_BAUDRATE 115200
29#define CONFIG_BOOTDELAY 3
30#define CONFIG_BOOTARGS "console=ttySC1,115200 root=/dev/nfs ip=dhcp"
31
32#define CONFIG_EXTRA_ENV_SETTINGS \
33 "bootdevice=0:1\0" \
34 "usbload=usb reset;usbboot;usb stop;bootm\0"
35
36#define CONFIG_VERSION_VARIABLE
37#undef CONFIG_SHOW_BOOT_PROGRESS
38
39/* MEMORY */
Yoshihiro Shimodaada93182009-03-03 15:11:17 +090040#if defined(CONFIG_SH_32BIT)
Nobuhiro Iwamatsu59272c62011-01-17 21:02:16 +090041#define CONFIG_SYS_TEXT_BASE 0x8FF80000
Nobuhiro Iwamatsu915d6b72010-10-05 16:58:05 +090042/* 0x40000000 - 0x47FFFFFF does not use */
43#define CONFIG_SH_SDRAM_OFFSET (0x8000000)
44#define SH7785LCR_SDRAM_PHYS_BASE (0x40000000 + CONFIG_SH_SDRAM_OFFSET)
45#define SH7785LCR_SDRAM_BASE (0x80000000 + CONFIG_SH_SDRAM_OFFSET)
Yoshihiro Shimodaada93182009-03-03 15:11:17 +090046#define SH7785LCR_SDRAM_SIZE (384 * 1024 * 1024)
47#define SH7785LCR_FLASH_BASE_1 (0xa0000000)
48#define SH7785LCR_FLASH_BANK_SIZE (64 * 1024 * 1024)
49#define SH7785LCR_USB_BASE (0xa6000000)
50#else
Nobuhiro Iwamatsu59272c62011-01-17 21:02:16 +090051#define CONFIG_SYS_TEXT_BASE 0x0FF80000
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090052#define SH7785LCR_SDRAM_BASE (0x08000000)
53#define SH7785LCR_SDRAM_SIZE (128 * 1024 * 1024)
54#define SH7785LCR_FLASH_BASE_1 (0xa0000000)
55#define SH7785LCR_FLASH_BANK_SIZE (64 * 1024 * 1024)
56#define SH7785LCR_USB_BASE (0xb4000000)
Yoshihiro Shimodaada93182009-03-03 15:11:17 +090057#endif
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090058
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020059#define CONFIG_SYS_LONGHELP
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020060#define CONFIG_SYS_CBSIZE 256
61#define CONFIG_SYS_PBSIZE 256
62#define CONFIG_SYS_MAXARGS 16
63#define CONFIG_SYS_BARGSIZE 512
64#define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090065
66/* SCIF */
Nobuhiro Iwamatsu1c981722008-08-28 14:53:31 +090067#define CONFIG_SCIF_CONSOLE 1
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090068#define CONFIG_CONS_SCIF1 1
69#define CONFIG_SCIF_EXT_CLOCK 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020070#undef CONFIG_SYS_CONSOLE_INFO_QUIET
71#undef CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
72#undef CONFIG_SYS_CONSOLE_ENV_OVERWRITE
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090073
74
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020075#define CONFIG_SYS_MEMTEST_START (SH7785LCR_SDRAM_BASE)
76#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090077 (SH7785LCR_SDRAM_SIZE) - \
78 4 * 1024 * 1024)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#undef CONFIG_SYS_ALT_MEMTEST
80#undef CONFIG_SYS_MEMTEST_SCRATCH
81#undef CONFIG_SYS_LOADS_BAUD_CHANGE
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090082
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020083#define CONFIG_SYS_SDRAM_BASE (SH7785LCR_SDRAM_BASE)
84#define CONFIG_SYS_SDRAM_SIZE (SH7785LCR_SDRAM_SIZE)
85#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024)
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090086
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020087#define CONFIG_SYS_MONITOR_BASE (SH7785LCR_FLASH_BASE_1)
88#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
89#define CONFIG_SYS_MALLOC_LEN (512 * 1024)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020090#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090091
92/* FLASH */
Nobuhiro Iwamatsu1c981722008-08-28 14:53:31 +090093#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020094#define CONFIG_SYS_FLASH_CFI
95#undef CONFIG_SYS_FLASH_QUIET_TEST
96#define CONFIG_SYS_FLASH_EMPTY_INFO
97#define CONFIG_SYS_FLASH_BASE (SH7785LCR_FLASH_BASE_1)
98#define CONFIG_SYS_MAX_FLASH_SECT 512
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090099
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#define CONFIG_SYS_MAX_FLASH_BANKS 1
101#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE + \
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900102 (0 * SH7785LCR_FLASH_BANK_SIZE) }
103
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104#define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000)
105#define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000)
106#define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000)
107#define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000)
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900108
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200109#undef CONFIG_SYS_FLASH_PROTECTION
110#undef CONFIG_SYS_DIRECT_FLASH_TFTP
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900111
112/* R8A66597 */
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900113#define CONFIG_USB_R8A66597_HCD
114#define CONFIG_R8A66597_BASE_ADDR SH7785LCR_USB_BASE
115#define CONFIG_R8A66597_XTAL 0x0000 /* 12MHz */
116#define CONFIG_R8A66597_LDRV 0x8000 /* 3.3V */
117#define CONFIG_R8A66597_ENDIAN 0x0000 /* little */
118
119/* PCI Controller */
120#define CONFIG_PCI
121#define CONFIG_SH4_PCI
122#define CONFIG_SH7780_PCI
Yoshihiro Shimodaada93182009-03-03 15:11:17 +0900123#if defined(CONFIG_SH_32BIT)
124#define CONFIG_SH7780_PCI_LSR 0x1ff00001
125#define CONFIG_SH7780_PCI_LAR 0x5f000000
126#define CONFIG_SH7780_PCI_BAR 0x5f000000
127#else
Yoshihiro Shimoda06b18162009-02-25 14:26:42 +0900128#define CONFIG_SH7780_PCI_LSR 0x07f00001
129#define CONFIG_SH7780_PCI_LAR CONFIG_SYS_SDRAM_SIZE
130#define CONFIG_SH7780_PCI_BAR CONFIG_SYS_SDRAM_SIZE
Yoshihiro Shimodaada93182009-03-03 15:11:17 +0900131#endif
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900132#define CONFIG_PCI_PNP
133#define CONFIG_PCI_SCAN_SHOW 1
134
135#define CONFIG_PCI_MEM_BUS 0xFD000000 /* Memory space base addr */
136#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
137#define CONFIG_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */
138
139#define CONFIG_PCI_IO_BUS 0xFE200000 /* IO space base address */
140#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
141#define CONFIG_PCI_IO_SIZE 0x00200000 /* Size of IO window */
142
Yoshihiro Shimodaada93182009-03-03 15:11:17 +0900143#if defined(CONFIG_SH_32BIT)
144#define CONFIG_PCI_SYS_PHYS SH7785LCR_SDRAM_PHYS_BASE
145#else
Yoshihiro Shimodab3061b42009-02-25 14:26:55 +0900146#define CONFIG_PCI_SYS_PHYS CONFIG_SYS_SDRAM_BASE
Yoshihiro Shimodaada93182009-03-03 15:11:17 +0900147#endif
148#define CONFIG_PCI_SYS_BUS CONFIG_SYS_SDRAM_BASE
Yoshihiro Shimodab3061b42009-02-25 14:26:55 +0900149#define CONFIG_PCI_SYS_SIZE CONFIG_SYS_SDRAM_SIZE
150
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900151/* Network device (RTL8169) support */
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900152#define CONFIG_RTL8169
153
154/* ENV setting */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200155#define CONFIG_ENV_IS_IN_FLASH
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900156#define CONFIG_ENV_OVERWRITE 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200157#define CONFIG_ENV_SECT_SIZE (256 * 1024)
158#define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
160#define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200161#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE)
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900162
163/* Board Clock */
164/* The SCIF used external clock. system clock only used timer. */
165#define CONFIG_SYS_CLK_FREQ 50000000
Nobuhiro Iwamatsu684a5012013-08-21 16:11:21 +0900166#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
167#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
Jean-Christophe PLAGNIOL-VILLARDbe45c632009-06-04 12:06:48 +0200168#define CONFIG_SYS_TMU_CLK_DIV 4
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900169
170#endif /* __SH7785LCR_H */