blob: 16a7512b0c50d9660a17fb995244ffddf37cf4b6 [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2 * (C) Copyright 2002 Wolfgang Grandegger, wg@denx.de.
3 *
4 * This driver for AMD PCnet network controllers is derived from the
5 * Linux driver pcnet32.c written 1996-1999 by Thomas Bogendoerfer.
6 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +00008 */
9
10#include <common.h>
11#include <malloc.h>
12#include <net.h>
Ben Warrene3090532008-08-31 10:08:43 -070013#include <netdev.h>
wdenkc6097192002-11-03 00:24:07 +000014#include <asm/io.h>
15#include <pci.h>
16
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020017#define PCNET_DEBUG_LEVEL 0 /* 0=off, 1=init, 2=rx/tx */
wdenkc6097192002-11-03 00:24:07 +000018
Wolfgang Denk138b6082011-11-05 05:12:58 +000019#define PCNET_DEBUG1(fmt,args...) \
20 debug_cond(PCNET_DEBUG_LEVEL > 0, fmt ,##args)
21#define PCNET_DEBUG2(fmt,args...) \
22 debug_cond(PCNET_DEBUG_LEVEL > 1, fmt ,##args)
wdenkc6097192002-11-03 00:24:07 +000023
wdenkc6097192002-11-03 00:24:07 +000024#if !defined(CONF_PCNET_79C973) && defined(CONF_PCNET_79C975)
25#error "Macro for PCnet chip version is not defined!"
26#endif
27
28/*
29 * Set the number of Tx and Rx buffers, using Log_2(# buffers).
30 * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
31 * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
32 */
33#define PCNET_LOG_TX_BUFFERS 0
34#define PCNET_LOG_RX_BUFFERS 2
35
36#define TX_RING_SIZE (1 << (PCNET_LOG_TX_BUFFERS))
37#define TX_RING_LEN_BITS ((PCNET_LOG_TX_BUFFERS) << 12)
38
39#define RX_RING_SIZE (1 << (PCNET_LOG_RX_BUFFERS))
40#define RX_RING_LEN_BITS ((PCNET_LOG_RX_BUFFERS) << 4)
41
42#define PKT_BUF_SZ 1544
43
44/* The PCNET Rx and Tx ring descriptors. */
45struct pcnet_rx_head {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020046 u32 base;
47 s16 buf_length;
48 s16 status;
49 u32 msg_length;
50 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000051};
52
53struct pcnet_tx_head {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020054 u32 base;
55 s16 length;
56 s16 status;
57 u32 misc;
58 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000059};
60
61/* The PCNET 32-Bit initialization block, described in databook. */
62struct pcnet_init_block {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020063 u16 mode;
64 u16 tlen_rlen;
65 u8 phys_addr[6];
66 u16 reserved;
67 u32 filter[2];
68 /* Receive and transmit ring base, along with extra bits. */
69 u32 rx_ring;
70 u32 tx_ring;
71 u32 reserved2;
wdenkc6097192002-11-03 00:24:07 +000072};
73
Paul Burtonf1ae3822014-04-07 16:41:46 +010074struct pcnet_uncached_priv {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020075 struct pcnet_rx_head rx_ring[RX_RING_SIZE];
76 struct pcnet_tx_head tx_ring[TX_RING_SIZE];
77 struct pcnet_init_block init_block;
Paul Burtonf1ae3822014-04-07 16:41:46 +010078};
79
80typedef struct pcnet_priv {
81 struct pcnet_uncached_priv *uc;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020082 /* Receive Buffer space */
Paul Burtona354ddc2014-04-07 16:41:47 +010083 unsigned char (*rx_buf)[RX_RING_SIZE][PKT_BUF_SZ + 4];
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020084 int cur_rx;
85 int cur_tx;
wdenkc6097192002-11-03 00:24:07 +000086} pcnet_priv_t;
87
88static pcnet_priv_t *lp;
89
90/* Offsets from base I/O address for WIO mode */
91#define PCNET_RDP 0x10
92#define PCNET_RAP 0x12
93#define PCNET_RESET 0x14
94#define PCNET_BDP 0x16
95
Paul Burton6011dab2013-11-08 11:18:43 +000096static u16 pcnet_read_csr(struct eth_device *dev, int index)
wdenkc6097192002-11-03 00:24:07 +000097{
Paul Burton6011dab2013-11-08 11:18:43 +000098 outw(index, dev->iobase + PCNET_RAP);
99 return inw(dev->iobase + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +0000100}
101
Paul Burton6011dab2013-11-08 11:18:43 +0000102static void pcnet_write_csr(struct eth_device *dev, int index, u16 val)
wdenkc6097192002-11-03 00:24:07 +0000103{
Paul Burton6011dab2013-11-08 11:18:43 +0000104 outw(index, dev->iobase + PCNET_RAP);
105 outw(val, dev->iobase + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +0000106}
107
Paul Burton6011dab2013-11-08 11:18:43 +0000108static u16 pcnet_read_bcr(struct eth_device *dev, int index)
wdenkc6097192002-11-03 00:24:07 +0000109{
Paul Burton6011dab2013-11-08 11:18:43 +0000110 outw(index, dev->iobase + PCNET_RAP);
111 return inw(dev->iobase + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000112}
113
Paul Burton6011dab2013-11-08 11:18:43 +0000114static void pcnet_write_bcr(struct eth_device *dev, int index, u16 val)
wdenkc6097192002-11-03 00:24:07 +0000115{
Paul Burton6011dab2013-11-08 11:18:43 +0000116 outw(index, dev->iobase + PCNET_RAP);
117 outw(val, dev->iobase + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000118}
119
Paul Burton6011dab2013-11-08 11:18:43 +0000120static void pcnet_reset(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000121{
Paul Burton6011dab2013-11-08 11:18:43 +0000122 inw(dev->iobase + PCNET_RESET);
wdenkc6097192002-11-03 00:24:07 +0000123}
124
Paul Burton6011dab2013-11-08 11:18:43 +0000125static int pcnet_check(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000126{
Paul Burton6011dab2013-11-08 11:18:43 +0000127 outw(88, dev->iobase + PCNET_RAP);
128 return inw(dev->iobase + PCNET_RAP) == 88;
wdenkc6097192002-11-03 00:24:07 +0000129}
130
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200131static int pcnet_init (struct eth_device *dev, bd_t * bis);
Joe Hershbergerf92a1512012-05-22 18:09:56 +0000132static int pcnet_send(struct eth_device *dev, void *packet, int length);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200133static int pcnet_recv (struct eth_device *dev);
134static void pcnet_halt (struct eth_device *dev);
135static int pcnet_probe (struct eth_device *dev, bd_t * bis, int dev_num);
wdenkc6097192002-11-03 00:24:07 +0000136
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100137static inline pci_addr_t pcnet_virt_to_mem(const struct eth_device *dev,
138 void *addr, bool uncached)
139{
140 pci_dev_t devbusfn = (pci_dev_t)dev->priv;
141 void *virt_addr = addr;
142
143 if (uncached)
144 virt_addr = (void *)CKSEG0ADDR(addr);
145
146 return pci_virt_to_mem(devbusfn, virt_addr);
147}
wdenkc6097192002-11-03 00:24:07 +0000148
149static struct pci_device_id supported[] = {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200150 {PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE},
151 {}
wdenkc6097192002-11-03 00:24:07 +0000152};
153
154
Paul Burton6011dab2013-11-08 11:18:43 +0000155int pcnet_initialize(bd_t *bis)
wdenkc6097192002-11-03 00:24:07 +0000156{
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200157 pci_dev_t devbusfn;
158 struct eth_device *dev;
159 u16 command, status;
160 int dev_nr = 0;
wdenkc6097192002-11-03 00:24:07 +0000161
Paul Burton6011dab2013-11-08 11:18:43 +0000162 PCNET_DEBUG1("\npcnet_initialize...\n");
wdenkc6097192002-11-03 00:24:07 +0000163
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200164 for (dev_nr = 0;; dev_nr++) {
wdenkc6097192002-11-03 00:24:07 +0000165
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200166 /*
167 * Find the PCnet PCI device(s).
168 */
Paul Burton6011dab2013-11-08 11:18:43 +0000169 devbusfn = pci_find_devices(supported, dev_nr);
170 if (devbusfn < 0)
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200171 break;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200172
173 /*
174 * Allocate and pre-fill the device structure.
175 */
Paul Burton6011dab2013-11-08 11:18:43 +0000176 dev = (struct eth_device *)malloc(sizeof(*dev));
Nobuhiro Iwamatsu5ed0eec2010-10-19 14:03:45 +0900177 if (!dev) {
178 printf("pcnet: Can not allocate memory\n");
179 break;
180 }
181 memset(dev, 0, sizeof(*dev));
Paul Burton6011dab2013-11-08 11:18:43 +0000182 dev->priv = (void *)devbusfn;
183 sprintf(dev->name, "pcnet#%d", dev_nr);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200184
185 /*
186 * Setup the PCI device.
187 */
Paul Burton6011dab2013-11-08 11:18:43 +0000188 pci_read_config_dword(devbusfn, PCI_BASE_ADDRESS_0,
189 (unsigned int *)&dev->iobase);
190 dev->iobase = pci_io_to_phys(devbusfn, dev->iobase);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200191 dev->iobase &= ~0xf;
192
Paul Burton6011dab2013-11-08 11:18:43 +0000193 PCNET_DEBUG1("%s: devbusfn=0x%x iobase=0x%x: ",
194 dev->name, devbusfn, dev->iobase);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200195
196 command = PCI_COMMAND_IO | PCI_COMMAND_MASTER;
Paul Burton6011dab2013-11-08 11:18:43 +0000197 pci_write_config_word(devbusfn, PCI_COMMAND, command);
198 pci_read_config_word(devbusfn, PCI_COMMAND, &status);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200199 if ((status & command) != command) {
Paul Burton6011dab2013-11-08 11:18:43 +0000200 printf("%s: Couldn't enable IO access or Bus Mastering\n",
201 dev->name);
202 free(dev);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200203 continue;
204 }
205
Paul Burton6011dab2013-11-08 11:18:43 +0000206 pci_write_config_byte(devbusfn, PCI_LATENCY_TIMER, 0x40);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200207
208 /*
209 * Probe the PCnet chip.
210 */
Paul Burton6011dab2013-11-08 11:18:43 +0000211 if (pcnet_probe(dev, bis, dev_nr) < 0) {
212 free(dev);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200213 continue;
214 }
215
216 /*
217 * Setup device structure and register the driver.
218 */
219 dev->init = pcnet_init;
220 dev->halt = pcnet_halt;
221 dev->send = pcnet_send;
222 dev->recv = pcnet_recv;
223
Paul Burton6011dab2013-11-08 11:18:43 +0000224 eth_register(dev);
wdenkc6097192002-11-03 00:24:07 +0000225 }
226
Paul Burton6011dab2013-11-08 11:18:43 +0000227 udelay(10 * 1000);
wdenkc6097192002-11-03 00:24:07 +0000228
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200229 return dev_nr;
wdenkc6097192002-11-03 00:24:07 +0000230}
231
Paul Burton6011dab2013-11-08 11:18:43 +0000232static int pcnet_probe(struct eth_device *dev, bd_t *bis, int dev_nr)
wdenkc6097192002-11-03 00:24:07 +0000233{
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200234 int chip_version;
235 char *chipname;
236
wdenkc6097192002-11-03 00:24:07 +0000237#ifdef PCNET_HAS_PROM
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200238 int i;
wdenkc6097192002-11-03 00:24:07 +0000239#endif
240
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200241 /* Reset the PCnet controller */
Paul Burton6011dab2013-11-08 11:18:43 +0000242 pcnet_reset(dev);
wdenkc6097192002-11-03 00:24:07 +0000243
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200244 /* Check if register access is working */
Paul Burton6011dab2013-11-08 11:18:43 +0000245 if (pcnet_read_csr(dev, 0) != 4 || !pcnet_check(dev)) {
246 printf("%s: CSR register access check failed\n", dev->name);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200247 return -1;
248 }
wdenkc6097192002-11-03 00:24:07 +0000249
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200250 /* Identify the chip */
251 chip_version =
Paul Burton6011dab2013-11-08 11:18:43 +0000252 pcnet_read_csr(dev, 88) | (pcnet_read_csr(dev, 89) << 16);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200253 if ((chip_version & 0xfff) != 0x003)
254 return -1;
255 chip_version = (chip_version >> 12) & 0xffff;
256 switch (chip_version) {
257 case 0x2621:
258 chipname = "PCnet/PCI II 79C970A"; /* PCI */
259 break;
wdenkc6097192002-11-03 00:24:07 +0000260#ifdef CONFIG_PCNET_79C973
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200261 case 0x2625:
262 chipname = "PCnet/FAST III 79C973"; /* PCI */
263 break;
wdenkc6097192002-11-03 00:24:07 +0000264#endif
265#ifdef CONFIG_PCNET_79C975
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200266 case 0x2627:
267 chipname = "PCnet/FAST III 79C975"; /* PCI */
268 break;
wdenkc6097192002-11-03 00:24:07 +0000269#endif
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200270 default:
Paul Burton6011dab2013-11-08 11:18:43 +0000271 printf("%s: PCnet version %#x not supported\n",
272 dev->name, chip_version);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200273 return -1;
274 }
wdenkc6097192002-11-03 00:24:07 +0000275
Paul Burton6011dab2013-11-08 11:18:43 +0000276 PCNET_DEBUG1("AMD %s\n", chipname);
wdenkc6097192002-11-03 00:24:07 +0000277
278#ifdef PCNET_HAS_PROM
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200279 /*
280 * In most chips, after a chip reset, the ethernet address is read from
281 * the station address PROM at the base address and programmed into the
282 * "Physical Address Registers" CSR12-14.
283 */
284 for (i = 0; i < 3; i++) {
285 unsigned int val;
286
Paul Burton6011dab2013-11-08 11:18:43 +0000287 val = pcnet_read_csr(dev, i + 12) & 0x0ffff;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200288 /* There may be endianness issues here. */
289 dev->enetaddr[2 * i] = val & 0x0ff;
290 dev->enetaddr[2 * i + 1] = (val >> 8) & 0x0ff;
291 }
wdenkc6097192002-11-03 00:24:07 +0000292#endif /* PCNET_HAS_PROM */
293
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200294 return 0;
wdenkc6097192002-11-03 00:24:07 +0000295}
296
Paul Burton6011dab2013-11-08 11:18:43 +0000297static int pcnet_init(struct eth_device *dev, bd_t *bis)
wdenkc6097192002-11-03 00:24:07 +0000298{
Paul Burtonf1ae3822014-04-07 16:41:46 +0100299 struct pcnet_uncached_priv *uc;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200300 int i, val;
301 u32 addr;
wdenkc6097192002-11-03 00:24:07 +0000302
Paul Burton6011dab2013-11-08 11:18:43 +0000303 PCNET_DEBUG1("%s: pcnet_init...\n", dev->name);
wdenkc6097192002-11-03 00:24:07 +0000304
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200305 /* Switch pcnet to 32bit mode */
Paul Burton6011dab2013-11-08 11:18:43 +0000306 pcnet_write_bcr(dev, 20, 2);
wdenkc6097192002-11-03 00:24:07 +0000307
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200308 /* Set/reset autoselect bit */
Paul Burton6011dab2013-11-08 11:18:43 +0000309 val = pcnet_read_bcr(dev, 2) & ~2;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200310 val |= 2;
Paul Burton6011dab2013-11-08 11:18:43 +0000311 pcnet_write_bcr(dev, 2, val);
wdenkc6097192002-11-03 00:24:07 +0000312
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200313 /* Enable auto negotiate, setup, disable fd */
Paul Burton6011dab2013-11-08 11:18:43 +0000314 val = pcnet_read_bcr(dev, 32) & ~0x98;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200315 val |= 0x20;
Paul Burton6011dab2013-11-08 11:18:43 +0000316 pcnet_write_bcr(dev, 32, val);
wdenkc6097192002-11-03 00:24:07 +0000317
wdenkc6097192002-11-03 00:24:07 +0000318 /*
Paul Burton62715a22013-11-08 11:18:46 +0000319 * Enable NOUFLO on supported controllers, with the transmit
320 * start point set to the full packet. This will cause entire
321 * packets to be buffered by the ethernet controller before
322 * transmission, eliminating underflows which are common on
323 * slower devices. Controllers which do not support NOUFLO will
324 * simply be left with a larger transmit FIFO threshold.
325 */
326 val = pcnet_read_bcr(dev, 18);
327 val |= 1 << 11;
328 pcnet_write_bcr(dev, 18, val);
329 val = pcnet_read_csr(dev, 80);
330 val |= 0x3 << 10;
331 pcnet_write_csr(dev, 80, val);
332
333 /*
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200334 * We only maintain one structure because the drivers will never
335 * be used concurrently. In 32bit mode the RX and TX ring entries
336 * must be aligned on 16-byte boundaries.
wdenkc6097192002-11-03 00:24:07 +0000337 */
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200338 if (lp == NULL) {
Paul Burton6011dab2013-11-08 11:18:43 +0000339 addr = (u32)malloc(sizeof(pcnet_priv_t) + 0x10);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200340 addr = (addr + 0xf) & ~0xf;
Paul Burton6011dab2013-11-08 11:18:43 +0000341 lp = (pcnet_priv_t *)addr;
Paul Burtonf1ae3822014-04-07 16:41:46 +0100342
343 addr = (u32)memalign(ARCH_DMA_MINALIGN, sizeof(*lp->uc));
344 flush_dcache_range(addr, addr + sizeof(*lp->uc));
345 addr = UNCACHED_SDRAM(addr);
346 lp->uc = (struct pcnet_uncached_priv *)addr;
Paul Burtona354ddc2014-04-07 16:41:47 +0100347
348 addr = (u32)memalign(ARCH_DMA_MINALIGN, sizeof(*lp->rx_buf));
349 flush_dcache_range(addr, addr + sizeof(*lp->rx_buf));
350 lp->rx_buf = (void *)addr;
wdenkc6097192002-11-03 00:24:07 +0000351 }
wdenkc6097192002-11-03 00:24:07 +0000352
Paul Burtonf1ae3822014-04-07 16:41:46 +0100353 uc = lp->uc;
354
355 uc->init_block.mode = cpu_to_le16(0x0000);
356 uc->init_block.filter[0] = 0x00000000;
357 uc->init_block.filter[1] = 0x00000000;
wdenkc6097192002-11-03 00:24:07 +0000358
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200359 /*
360 * Initialize the Rx ring.
361 */
362 lp->cur_rx = 0;
363 for (i = 0; i < RX_RING_SIZE; i++) {
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100364 addr = pcnet_virt_to_mem(dev, (*lp->rx_buf)[i], false);
365 uc->rx_ring[i].base = cpu_to_le32(addr);
Paul Burtonf1ae3822014-04-07 16:41:46 +0100366 uc->rx_ring[i].buf_length = cpu_to_le16(-PKT_BUF_SZ);
367 uc->rx_ring[i].status = cpu_to_le16(0x8000);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200368 PCNET_DEBUG1
369 ("Rx%d: base=0x%x buf_length=0x%hx status=0x%hx\n", i,
Paul Burtonf1ae3822014-04-07 16:41:46 +0100370 uc->rx_ring[i].base, uc->rx_ring[i].buf_length,
371 uc->rx_ring[i].status);
wdenkc6097192002-11-03 00:24:07 +0000372 }
wdenkc6097192002-11-03 00:24:07 +0000373
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200374 /*
375 * Initialize the Tx ring. The Tx buffer address is filled in as
376 * needed, but we do need to clear the upper ownership bit.
377 */
378 lp->cur_tx = 0;
379 for (i = 0; i < TX_RING_SIZE; i++) {
Paul Burtonf1ae3822014-04-07 16:41:46 +0100380 uc->tx_ring[i].base = 0;
381 uc->tx_ring[i].status = 0;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200382 }
383
384 /*
385 * Setup Init Block.
386 */
Paul Burtonf1ae3822014-04-07 16:41:46 +0100387 PCNET_DEBUG1("Init block at 0x%p: MAC", &lp->uc->init_block);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200388
389 for (i = 0; i < 6; i++) {
Paul Burtonf1ae3822014-04-07 16:41:46 +0100390 lp->uc->init_block.phys_addr[i] = dev->enetaddr[i];
391 PCNET_DEBUG1(" %02x", lp->uc->init_block.phys_addr[i]);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200392 }
393
Paul Burtonf1ae3822014-04-07 16:41:46 +0100394 uc->init_block.tlen_rlen = cpu_to_le16(TX_RING_LEN_BITS |
Paul Burton6011dab2013-11-08 11:18:43 +0000395 RX_RING_LEN_BITS);
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100396 addr = pcnet_virt_to_mem(dev, uc->rx_ring, true);
397 uc->init_block.rx_ring = cpu_to_le32(addr);
398 addr = pcnet_virt_to_mem(dev, uc->tx_ring, true);
399 uc->init_block.tx_ring = cpu_to_le32(addr);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200400
Paul Burton6011dab2013-11-08 11:18:43 +0000401 PCNET_DEBUG1("\ntlen_rlen=0x%x rx_ring=0x%x tx_ring=0x%x\n",
Paul Burtonf1ae3822014-04-07 16:41:46 +0100402 uc->init_block.tlen_rlen,
403 uc->init_block.rx_ring, uc->init_block.tx_ring);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200404
405 /*
406 * Tell the controller where the Init Block is located.
407 */
Paul Burtonf1ae3822014-04-07 16:41:46 +0100408 barrier();
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100409 addr = pcnet_virt_to_mem(dev, &lp->uc->init_block, true);
Paul Burton6011dab2013-11-08 11:18:43 +0000410 pcnet_write_csr(dev, 1, addr & 0xffff);
411 pcnet_write_csr(dev, 2, (addr >> 16) & 0xffff);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200412
Paul Burton6011dab2013-11-08 11:18:43 +0000413 pcnet_write_csr(dev, 4, 0x0915);
414 pcnet_write_csr(dev, 0, 0x0001); /* start */
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200415
416 /* Wait for Init Done bit */
417 for (i = 10000; i > 0; i--) {
Paul Burton6011dab2013-11-08 11:18:43 +0000418 if (pcnet_read_csr(dev, 0) & 0x0100)
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200419 break;
Paul Burton6011dab2013-11-08 11:18:43 +0000420 udelay(10);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200421 }
422 if (i <= 0) {
Paul Burton6011dab2013-11-08 11:18:43 +0000423 printf("%s: TIMEOUT: controller init failed\n", dev->name);
424 pcnet_reset(dev);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200425 return -1;
426 }
427
428 /*
429 * Finally start network controller operation.
430 */
Paul Burton6011dab2013-11-08 11:18:43 +0000431 pcnet_write_csr(dev, 0, 0x0002);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200432
433 return 0;
wdenkc6097192002-11-03 00:24:07 +0000434}
435
Joe Hershbergerf92a1512012-05-22 18:09:56 +0000436static int pcnet_send(struct eth_device *dev, void *packet, int pkt_len)
wdenkc6097192002-11-03 00:24:07 +0000437{
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200438 int i, status;
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100439 u32 addr;
Paul Burtonf1ae3822014-04-07 16:41:46 +0100440 struct pcnet_tx_head *entry = &lp->uc->tx_ring[lp->cur_tx];
wdenkc6097192002-11-03 00:24:07 +0000441
Paul Burton6011dab2013-11-08 11:18:43 +0000442 PCNET_DEBUG2("Tx%d: %d bytes from 0x%p ", lp->cur_tx, pkt_len,
443 packet);
wdenkc6097192002-11-03 00:24:07 +0000444
Paul Burtonf3ac8662013-11-08 11:18:45 +0000445 flush_dcache_range((unsigned long)packet,
446 (unsigned long)packet + pkt_len);
447
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200448 /* Wait for completion by testing the OWN bit */
449 for (i = 1000; i > 0; i--) {
Paul Burton6fb49e42014-04-07 16:41:48 +0100450 status = readw(&entry->status);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200451 if ((status & 0x8000) == 0)
452 break;
Paul Burton6011dab2013-11-08 11:18:43 +0000453 udelay(100);
454 PCNET_DEBUG2(".");
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200455 }
456 if (i <= 0) {
Paul Burton6011dab2013-11-08 11:18:43 +0000457 printf("%s: TIMEOUT: Tx%d failed (status = 0x%x)\n",
458 dev->name, lp->cur_tx, status);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200459 pkt_len = 0;
460 goto failure;
461 }
wdenkc6097192002-11-03 00:24:07 +0000462
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200463 /*
464 * Setup Tx ring. Caution: the write order is important here,
465 * set the status with the "ownership" bits last.
466 */
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100467 addr = pcnet_virt_to_mem(dev, packet, false);
Paul Burton6fb49e42014-04-07 16:41:48 +0100468 writew(-pkt_len, &entry->length);
469 writel(0, &entry->misc);
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100470 writel(addr, &entry->base);
Paul Burton6fb49e42014-04-07 16:41:48 +0100471 writew(0x8300, &entry->status);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200472
473 /* Trigger an immediate send poll. */
Paul Burton6011dab2013-11-08 11:18:43 +0000474 pcnet_write_csr(dev, 0, 0x0008);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200475
476 failure:
477 if (++lp->cur_tx >= TX_RING_SIZE)
478 lp->cur_tx = 0;
479
Paul Burton6011dab2013-11-08 11:18:43 +0000480 PCNET_DEBUG2("done\n");
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200481 return pkt_len;
wdenkc6097192002-11-03 00:24:07 +0000482}
483
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200484static int pcnet_recv (struct eth_device *dev)
485{
486 struct pcnet_rx_head *entry;
Paul Burtona354ddc2014-04-07 16:41:47 +0100487 unsigned char *buf;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200488 int pkt_len = 0;
Paul Burton6fb49e42014-04-07 16:41:48 +0100489 u16 status, err_status;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200490
491 while (1) {
Paul Burtonf1ae3822014-04-07 16:41:46 +0100492 entry = &lp->uc->rx_ring[lp->cur_rx];
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200493 /*
494 * If we own the next entry, it's a new packet. Send it up.
495 */
Paul Burton6fb49e42014-04-07 16:41:48 +0100496 status = readw(&entry->status);
Paul Burton6011dab2013-11-08 11:18:43 +0000497 if ((status & 0x8000) != 0)
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200498 break;
Paul Burton6fb49e42014-04-07 16:41:48 +0100499 err_status = status >> 8;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200500
Paul Burton6fb49e42014-04-07 16:41:48 +0100501 if (err_status != 0x03) { /* There was an error. */
Paul Burton6011dab2013-11-08 11:18:43 +0000502 printf("%s: Rx%d", dev->name, lp->cur_rx);
Paul Burton6fb49e42014-04-07 16:41:48 +0100503 PCNET_DEBUG1(" (status=0x%x)", err_status);
504 if (err_status & 0x20)
Paul Burton6011dab2013-11-08 11:18:43 +0000505 printf(" Frame");
Paul Burton6fb49e42014-04-07 16:41:48 +0100506 if (err_status & 0x10)
Paul Burton6011dab2013-11-08 11:18:43 +0000507 printf(" Overflow");
Paul Burton6fb49e42014-04-07 16:41:48 +0100508 if (err_status & 0x08)
Paul Burton6011dab2013-11-08 11:18:43 +0000509 printf(" CRC");
Paul Burton6fb49e42014-04-07 16:41:48 +0100510 if (err_status & 0x04)
Paul Burton6011dab2013-11-08 11:18:43 +0000511 printf(" Fifo");
512 printf(" Error\n");
Paul Burton6fb49e42014-04-07 16:41:48 +0100513 status &= 0x03ff;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200514
515 } else {
Paul Burton6fb49e42014-04-07 16:41:48 +0100516 pkt_len = (readl(&entry->msg_length) & 0xfff) - 4;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200517 if (pkt_len < 60) {
Paul Burton6011dab2013-11-08 11:18:43 +0000518 printf("%s: Rx%d: invalid packet length %d\n",
519 dev->name, lp->cur_rx, pkt_len);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200520 } else {
Paul Burtona354ddc2014-04-07 16:41:47 +0100521 buf = (*lp->rx_buf)[lp->cur_rx];
522 invalidate_dcache_range((unsigned long)buf,
523 (unsigned long)buf + pkt_len);
Joe Hershberger1fd92db2015-04-08 01:41:06 -0500524 net_process_received_packet(buf, pkt_len);
Paul Burton6011dab2013-11-08 11:18:43 +0000525 PCNET_DEBUG2("Rx%d: %d bytes from 0x%p\n",
Paul Burtona354ddc2014-04-07 16:41:47 +0100526 lp->cur_rx, pkt_len, buf);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200527 }
528 }
Paul Burton6fb49e42014-04-07 16:41:48 +0100529
530 status |= 0x8000;
531 writew(status, &entry->status);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200532
533 if (++lp->cur_rx >= RX_RING_SIZE)
534 lp->cur_rx = 0;
535 }
536 return pkt_len;
537}
538
Paul Burton6011dab2013-11-08 11:18:43 +0000539static void pcnet_halt(struct eth_device *dev)
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200540{
541 int i;
542
Paul Burton6011dab2013-11-08 11:18:43 +0000543 PCNET_DEBUG1("%s: pcnet_halt...\n", dev->name);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200544
545 /* Reset the PCnet controller */
Paul Burton6011dab2013-11-08 11:18:43 +0000546 pcnet_reset(dev);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200547
548 /* Wait for Stop bit */
549 for (i = 1000; i > 0; i--) {
Paul Burton6011dab2013-11-08 11:18:43 +0000550 if (pcnet_read_csr(dev, 0) & 0x4)
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200551 break;
Paul Burton6011dab2013-11-08 11:18:43 +0000552 udelay(10);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200553 }
Paul Burton6011dab2013-11-08 11:18:43 +0000554 if (i <= 0)
555 printf("%s: TIMEOUT: controller reset failed\n", dev->name);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200556}