blob: 16ef80b2aa9c1f6c29fc9997f3ca0f74a60e35e9 [file] [log] [blame]
TsiChung Liew8e585f02007-06-18 13:50:13 -05001/*
2 * Configuation settings for the Freescale MCF5329 FireEngine board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChung Liew8e585f02007-06-18 13:50:13 -05008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M5329EVB_H
15#define _M5329EVB_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChung Liew8e585f02007-06-18 13:50:13 -050021
TsiChungLiew9998bd32007-08-05 03:19:10 -050022#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020023#define CONFIG_SYS_UART_PORT (0)
TsiChung Liew8e585f02007-06-18 13:50:13 -050024#define CONFIG_BAUDRATE 115200
TsiChung Liew8e585f02007-06-18 13:50:13 -050025
26#undef CONFIG_WATCHDOG
27#define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
28
TsiChungLiewab77bc52007-08-15 15:39:17 -050029/* Command line configuration */
30#include <config_cmd_default.h>
31
32#define CONFIG_CMD_CACHE
33#define CONFIG_CMD_DATE
34#define CONFIG_CMD_ELF
35#define CONFIG_CMD_FLASH
36#define CONFIG_CMD_I2C
37#define CONFIG_CMD_MEMORY
38#define CONFIG_CMD_MISC
39#define CONFIG_CMD_MII
TsiChungLiewab77bc52007-08-15 15:39:17 -050040#define CONFIG_CMD_PING
41#define CONFIG_CMD_REGINFO
TsiChung0dca8742007-07-10 15:45:43 -050042
stany MARCEL96d94382011-10-19 00:17:13 +080043#ifdef CONFIG_NANDFLASH_SIZE
TsiChungLiewab77bc52007-08-15 15:39:17 -050044# define CONFIG_CMD_NAND
TsiChungLiew1a33ce62007-08-05 04:31:18 -050045#endif
46
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020047#define CONFIG_SYS_UNIFY_CACHE
TsiChung Liew8e585f02007-06-18 13:50:13 -050048
49#define CONFIG_MCFFEC
50#ifdef CONFIG_MCFFEC
TsiChung Liew8e585f02007-06-18 13:50:13 -050051# define CONFIG_MII 1
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050052# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020053# define CONFIG_SYS_DISCOVER_PHY
54# define CONFIG_SYS_RX_ETH_BUFFER 8
55# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChung Liew8e585f02007-06-18 13:50:13 -050056
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020057# define CONFIG_SYS_FEC0_PINMUX 0
58# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
Wolfgang Denk53677ef2008-05-20 16:00:29 +020059# define MCFFEC_TOUT_LOOP 50000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020060/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
61# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChung Liew8e585f02007-06-18 13:50:13 -050062# define FECDUPLEX FULL
63# define FECSPEED _100BASET
64# else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
66# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChung Liew8e585f02007-06-18 13:50:13 -050067# endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020068# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChung Liew8e585f02007-06-18 13:50:13 -050069#endif
70
TsiChung Liew8e585f02007-06-18 13:50:13 -050071#define CONFIG_MCFRTC
TsiChungLiew48dbfea2007-07-05 22:39:07 -050072#undef RTC_DEBUG
TsiChung Liew8e585f02007-06-18 13:50:13 -050073
74/* Timer */
75#define CONFIG_MCFTMR
TsiChung Liew8e585f02007-06-18 13:50:13 -050076#undef CONFIG_MCFPIT
TsiChung Liew8e585f02007-06-18 13:50:13 -050077
TsiChungLieweaf9e442007-08-05 04:11:20 -050078/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +020079#define CONFIG_SYS_I2C
80#define CONFIG_SYS_I2C_FSL
81#define CONFIG_SYS_FSL_I2C_SPEED 80000
82#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
83#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020084#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLieweaf9e442007-08-05 04:11:20 -050085
TsiChung Liew8e585f02007-06-18 13:50:13 -050086#define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */
TsiChungLiewab77bc52007-08-15 15:39:17 -050087#define CONFIG_UDP_CHECKSUM
88
TsiChung Liew8e585f02007-06-18 13:50:13 -050089#ifdef CONFIG_MCFFEC
TsiChungLieweaf9e442007-08-05 04:11:20 -050090# define CONFIG_IPADDR 192.162.1.2
91# define CONFIG_NETMASK 255.255.255.0
92# define CONFIG_SERVERIP 192.162.1.1
TsiChung Liew8e585f02007-06-18 13:50:13 -050093# define CONFIG_GATEWAYIP 192.162.1.1
TsiChung Liew8e585f02007-06-18 13:50:13 -050094#endif /* FEC_ENET */
95
96#define CONFIG_HOSTNAME M5329EVB
97#define CONFIG_EXTRA_ENV_SETTINGS \
98 "netdev=eth0\0" \
99 "loadaddr=40010000\0" \
100 "u-boot=u-boot.bin\0" \
101 "load=tftp ${loadaddr) ${u-boot}\0" \
102 "upd=run load; run prog\0" \
Jason Jin09933fb2011-08-19 10:10:40 +0800103 "prog=prot off 0 3ffff;" \
104 "era 0 3ffff;" \
TsiChung Liew8e585f02007-06-18 13:50:13 -0500105 "cp.b ${loadaddr} 0 ${filesize};" \
106 "save\0" \
107 ""
108
TsiChungLieweaf9e442007-08-05 04:11:20 -0500109#define CONFIG_PRAM 512 /* 512 KB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200110#define CONFIG_SYS_PROMPT "-> "
111#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChung Liew8e585f02007-06-18 13:50:13 -0500112
TsiChungLiewab77bc52007-08-15 15:39:17 -0500113#ifdef CONFIG_CMD_KGDB
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114# define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChung Liew8e585f02007-06-18 13:50:13 -0500115#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116# define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChung Liew8e585f02007-06-18 13:50:13 -0500117#endif
118
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
120#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
121#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
122#define CONFIG_SYS_LOAD_ADDR 0x40010000
TsiChung Liew8e585f02007-06-18 13:50:13 -0500123
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_CLK 80000000
125#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 3
TsiChung Liew8e585f02007-06-18 13:50:13 -0500126
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#define CONFIG_SYS_MBAR 0xFC000000
TsiChung Liew8e585f02007-06-18 13:50:13 -0500128
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)
TsiChungLiew1a33ce62007-08-05 04:31:18 -0500130
TsiChung Liew8e585f02007-06-18 13:50:13 -0500131/*
132 * Low Level Configuration Settings
133 * (address mappings, register initial values, etc.)
134 * You should know what you are doing if you make changes here.
135 */
136/*-----------------------------------------------------------------------
137 * Definitions for initial stack pointer and data area (in DPRAM)
138 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200140#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200142#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChung Liew8e585f02007-06-18 13:50:13 -0500144
145/*-----------------------------------------------------------------------
146 * Start addresses for the final memory configuration
147 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChung Liew8e585f02007-06-18 13:50:13 -0500149 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_SYS_SDRAM_BASE 0x40000000
151#define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */
152#define CONFIG_SYS_SDRAM_CFG1 0x53722730
153#define CONFIG_SYS_SDRAM_CFG2 0x56670000
154#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
155#define CONFIG_SYS_SDRAM_EMOD 0x40010000
156#define CONFIG_SYS_SDRAM_MODE 0x018D0000
TsiChung Liew8e585f02007-06-18 13:50:13 -0500157
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
159#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChung Liew8e585f02007-06-18 13:50:13 -0500160
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
162#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChung Liew8e585f02007-06-18 13:50:13 -0500163
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
165#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
TsiChung Liew8e585f02007-06-18 13:50:13 -0500166
167/*
168 * For booting Linux, the board info and command line data
169 * have to be in the first 8 MB of memory, since this is
170 * the maximum mapped by the Linux kernel during initialization ??
171 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liewd6e4baf2009-01-27 12:57:47 +0000173#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChung Liew8e585f02007-06-18 13:50:13 -0500174
175/*-----------------------------------------------------------------------
176 * FLASH organization
177 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178#define CONFIG_SYS_FLASH_CFI
179#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200180# define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200181# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
182# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
183# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
184# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
185# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
TsiChung Liew8e585f02007-06-18 13:50:13 -0500186#endif
187
stany MARCEL96d94382011-10-19 00:17:13 +0800188#ifdef CONFIG_NANDFLASH_SIZE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189# define CONFIG_SYS_MAX_NAND_DEVICE 1
190# define CONFIG_SYS_NAND_BASE CONFIG_SYS_CS2_BASE
191# define CONFIG_SYS_NAND_SIZE 1
192# define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
TsiChungLiewab77bc52007-08-15 15:39:17 -0500193# define NAND_ALLOW_ERASE_ALL 1
194# define CONFIG_JFFS2_NAND 1
195# define CONFIG_JFFS2_DEV "nand0"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196# define CONFIG_JFFS2_PART_SIZE (CONFIG_SYS_CS2_MASK & ~1)
TsiChungLiewab77bc52007-08-15 15:39:17 -0500197# define CONFIG_JFFS2_PART_OFFSET 0x00000000
TsiChungLiew1a33ce62007-08-05 04:31:18 -0500198#endif
199
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
TsiChung Liew8e585f02007-06-18 13:50:13 -0500201
202/* Configuration for environment
203 * Environment is embedded in u-boot in the second sector of the flash
204 */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200205#define CONFIG_ENV_OFFSET 0x4000
206#define CONFIG_ENV_SECT_SIZE 0x2000
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200207#define CONFIG_ENV_IS_IN_FLASH 1
TsiChung Liew8e585f02007-06-18 13:50:13 -0500208
angelo@sysam.it5296cb12015-03-29 22:54:16 +0200209#define LDS_BOARD_TEXT \
210 . = DEFINED(env_offset) ? env_offset : .; \
211 common/env_embedded.o (.text*);
212
TsiChung Liew8e585f02007-06-18 13:50:13 -0500213/*-----------------------------------------------------------------------
214 * Cache Configuration
215 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200216#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChung Liew8e585f02007-06-18 13:50:13 -0500217
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600218#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200219 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600220#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200221 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600222#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINVA)
223#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
224 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
225 CF_ACR_EN | CF_ACR_SM_ALL)
226#define CONFIG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \
227 CF_CACR_DCM_P)
228
TsiChung Liew8e585f02007-06-18 13:50:13 -0500229/*-----------------------------------------------------------------------
230 * Chipselect bank definitions
231 */
232/*
233 * CS0 - NOR Flash 1, 2, 4, or 8MB
234 * CS1 - CompactFlash and registers
235 * CS2 - NAND Flash 16, 32, or 64MB
236 * CS3 - Available
237 * CS4 - Available
238 * CS5 - Available
239 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200240#define CONFIG_SYS_CS0_BASE 0
241#define CONFIG_SYS_CS0_MASK 0x007f0001
242#define CONFIG_SYS_CS0_CTRL 0x00001fa0
TsiChung Liew8e585f02007-06-18 13:50:13 -0500243
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200244#define CONFIG_SYS_CS1_BASE 0x10000000
245#define CONFIG_SYS_CS1_MASK 0x001f0001
246#define CONFIG_SYS_CS1_CTRL 0x002A3780
TsiChung Liew8e585f02007-06-18 13:50:13 -0500247
stany MARCEL96d94382011-10-19 00:17:13 +0800248#ifdef CONFIG_NANDFLASH_SIZE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249#define CONFIG_SYS_CS2_BASE 0x20000000
stany MARCEL96d94382011-10-19 00:17:13 +0800250#define CONFIG_SYS_CS2_MASK ((CONFIG_NANDFLASH_SIZE << 20) | 1)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251#define CONFIG_SYS_CS2_CTRL 0x00001f60
TsiChung Liew8e585f02007-06-18 13:50:13 -0500252#endif
253
TsiChung Liew8e585f02007-06-18 13:50:13 -0500254#endif /* _M5329EVB_H */