blob: 9f42ae1513e61fb12194c2732e623c6cf5a1feb4 [file] [log] [blame]
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +09001/*
2 * Configuation settings for the Renesas Technology R0P7785LC0011RL board
3 *
4 * Copyright (C) 2008 Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com>
5 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +09007 */
8
9#ifndef __SH7785LCR_H
10#define __SH7785LCR_H
11
12#undef DEBUG
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090013#define CONFIG_CPU_SH7785 1
14#define CONFIG_SH7785LCR 1
15
16#define CONFIG_CMD_FLASH
17#define CONFIG_CMD_MEMORY
18#define CONFIG_CMD_PCI
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090019#define CONFIG_CMD_PING
20#define CONFIG_CMD_NFS
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090021#define CONFIG_CMD_SDRAM
22#define CONFIG_CMD_RUN
Mike Frysingerbdab39d2009-01-28 19:08:14 -050023#define CONFIG_CMD_SAVEENV
Nobuhiro Iwamatsu93752532010-12-08 14:00:24 +090024#define CONFIG_CMD_SH_ZIMAGEBOOT
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090025
26#define CONFIG_CMD_USB
27#define CONFIG_USB_STORAGE
28#define CONFIG_CMD_EXT2
29#define CONFIG_CMD_FAT
30#define CONFIG_DOS_PARTITION
31#define CONFIG_MAC_PARTITION
32
33#define CONFIG_BAUDRATE 115200
34#define CONFIG_BOOTDELAY 3
35#define CONFIG_BOOTARGS "console=ttySC1,115200 root=/dev/nfs ip=dhcp"
36
37#define CONFIG_EXTRA_ENV_SETTINGS \
38 "bootdevice=0:1\0" \
39 "usbload=usb reset;usbboot;usb stop;bootm\0"
40
41#define CONFIG_VERSION_VARIABLE
42#undef CONFIG_SHOW_BOOT_PROGRESS
43
44/* MEMORY */
Yoshihiro Shimodaada93182009-03-03 15:11:17 +090045#if defined(CONFIG_SH_32BIT)
Nobuhiro Iwamatsu59272c62011-01-17 21:02:16 +090046#define CONFIG_SYS_TEXT_BASE 0x8FF80000
Nobuhiro Iwamatsu915d6b72010-10-05 16:58:05 +090047/* 0x40000000 - 0x47FFFFFF does not use */
48#define CONFIG_SH_SDRAM_OFFSET (0x8000000)
49#define SH7785LCR_SDRAM_PHYS_BASE (0x40000000 + CONFIG_SH_SDRAM_OFFSET)
50#define SH7785LCR_SDRAM_BASE (0x80000000 + CONFIG_SH_SDRAM_OFFSET)
Yoshihiro Shimodaada93182009-03-03 15:11:17 +090051#define SH7785LCR_SDRAM_SIZE (384 * 1024 * 1024)
52#define SH7785LCR_FLASH_BASE_1 (0xa0000000)
53#define SH7785LCR_FLASH_BANK_SIZE (64 * 1024 * 1024)
54#define SH7785LCR_USB_BASE (0xa6000000)
55#else
Nobuhiro Iwamatsu59272c62011-01-17 21:02:16 +090056#define CONFIG_SYS_TEXT_BASE 0x0FF80000
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090057#define SH7785LCR_SDRAM_BASE (0x08000000)
58#define SH7785LCR_SDRAM_SIZE (128 * 1024 * 1024)
59#define SH7785LCR_FLASH_BASE_1 (0xa0000000)
60#define SH7785LCR_FLASH_BANK_SIZE (64 * 1024 * 1024)
61#define SH7785LCR_USB_BASE (0xb4000000)
Yoshihiro Shimodaada93182009-03-03 15:11:17 +090062#endif
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090063
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020064#define CONFIG_SYS_LONGHELP
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065#define CONFIG_SYS_CBSIZE 256
66#define CONFIG_SYS_PBSIZE 256
67#define CONFIG_SYS_MAXARGS 16
68#define CONFIG_SYS_BARGSIZE 512
69#define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090070
71/* SCIF */
Nobuhiro Iwamatsu1c981722008-08-28 14:53:31 +090072#define CONFIG_SCIF_CONSOLE 1
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090073#define CONFIG_CONS_SCIF1 1
74#define CONFIG_SCIF_EXT_CLOCK 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020075#undef CONFIG_SYS_CONSOLE_INFO_QUIET
76#undef CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
77#undef CONFIG_SYS_CONSOLE_ENV_OVERWRITE
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090078
79
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020080#define CONFIG_SYS_MEMTEST_START (SH7785LCR_SDRAM_BASE)
81#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090082 (SH7785LCR_SDRAM_SIZE) - \
83 4 * 1024 * 1024)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020084#undef CONFIG_SYS_ALT_MEMTEST
85#undef CONFIG_SYS_MEMTEST_SCRATCH
86#undef CONFIG_SYS_LOADS_BAUD_CHANGE
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090087
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088#define CONFIG_SYS_SDRAM_BASE (SH7785LCR_SDRAM_BASE)
89#define CONFIG_SYS_SDRAM_SIZE (SH7785LCR_SDRAM_SIZE)
90#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024)
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090091
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020092#define CONFIG_SYS_MONITOR_BASE (SH7785LCR_FLASH_BASE_1)
93#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
94#define CONFIG_SYS_MALLOC_LEN (512 * 1024)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090096
97/* FLASH */
Nobuhiro Iwamatsu1c981722008-08-28 14:53:31 +090098#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#define CONFIG_SYS_FLASH_CFI
100#undef CONFIG_SYS_FLASH_QUIET_TEST
101#define CONFIG_SYS_FLASH_EMPTY_INFO
102#define CONFIG_SYS_FLASH_BASE (SH7785LCR_FLASH_BASE_1)
103#define CONFIG_SYS_MAX_FLASH_SECT 512
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900104
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_MAX_FLASH_BANKS 1
106#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE + \
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900107 (0 * SH7785LCR_FLASH_BANK_SIZE) }
108
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200109#define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000)
110#define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000)
111#define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000)
112#define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000)
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900113
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#undef CONFIG_SYS_FLASH_PROTECTION
115#undef CONFIG_SYS_DIRECT_FLASH_TFTP
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900116
117/* R8A66597 */
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900118#define CONFIG_USB_R8A66597_HCD
119#define CONFIG_R8A66597_BASE_ADDR SH7785LCR_USB_BASE
120#define CONFIG_R8A66597_XTAL 0x0000 /* 12MHz */
121#define CONFIG_R8A66597_LDRV 0x8000 /* 3.3V */
122#define CONFIG_R8A66597_ENDIAN 0x0000 /* little */
123
124/* PCI Controller */
125#define CONFIG_PCI
126#define CONFIG_SH4_PCI
127#define CONFIG_SH7780_PCI
Yoshihiro Shimodaada93182009-03-03 15:11:17 +0900128#if defined(CONFIG_SH_32BIT)
129#define CONFIG_SH7780_PCI_LSR 0x1ff00001
130#define CONFIG_SH7780_PCI_LAR 0x5f000000
131#define CONFIG_SH7780_PCI_BAR 0x5f000000
132#else
Yoshihiro Shimoda06b18162009-02-25 14:26:42 +0900133#define CONFIG_SH7780_PCI_LSR 0x07f00001
134#define CONFIG_SH7780_PCI_LAR CONFIG_SYS_SDRAM_SIZE
135#define CONFIG_SH7780_PCI_BAR CONFIG_SYS_SDRAM_SIZE
Yoshihiro Shimodaada93182009-03-03 15:11:17 +0900136#endif
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900137#define CONFIG_PCI_PNP
138#define CONFIG_PCI_SCAN_SHOW 1
139
140#define CONFIG_PCI_MEM_BUS 0xFD000000 /* Memory space base addr */
141#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
142#define CONFIG_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */
143
144#define CONFIG_PCI_IO_BUS 0xFE200000 /* IO space base address */
145#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
146#define CONFIG_PCI_IO_SIZE 0x00200000 /* Size of IO window */
147
Yoshihiro Shimodaada93182009-03-03 15:11:17 +0900148#if defined(CONFIG_SH_32BIT)
149#define CONFIG_PCI_SYS_PHYS SH7785LCR_SDRAM_PHYS_BASE
150#else
Yoshihiro Shimodab3061b42009-02-25 14:26:55 +0900151#define CONFIG_PCI_SYS_PHYS CONFIG_SYS_SDRAM_BASE
Yoshihiro Shimodaada93182009-03-03 15:11:17 +0900152#endif
153#define CONFIG_PCI_SYS_BUS CONFIG_SYS_SDRAM_BASE
Yoshihiro Shimodab3061b42009-02-25 14:26:55 +0900154#define CONFIG_PCI_SYS_SIZE CONFIG_SYS_SDRAM_SIZE
155
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900156/* Network device (RTL8169) support */
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900157#define CONFIG_RTL8169
158
159/* ENV setting */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200160#define CONFIG_ENV_IS_IN_FLASH
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900161#define CONFIG_ENV_OVERWRITE 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200162#define CONFIG_ENV_SECT_SIZE (256 * 1024)
163#define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
165#define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200166#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE)
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900167
168/* Board Clock */
169/* The SCIF used external clock. system clock only used timer. */
170#define CONFIG_SYS_CLK_FREQ 50000000
Nobuhiro Iwamatsu684a5012013-08-21 16:11:21 +0900171#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
172#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
Jean-Christophe PLAGNIOL-VILLARDbe45c632009-06-04 12:06:48 +0200173#define CONFIG_SYS_TMU_CLK_DIV 4
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900174
175#endif /* __SH7785LCR_H */