Masahiro Yamada | 7865f4b | 2015-04-21 20:38:20 +0900 | [diff] [blame] | 1 | if ARCH_SOCFPGA |
| 2 | |
Dalon Westergreen | f0fb4fa | 2017-02-10 17:15:34 -0800 | [diff] [blame] | 3 | config SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION_TYPE |
| 4 | default 0xa2 |
| 5 | |
Marek Vasut | cd9b731 | 2015-08-02 21:57:57 +0200 | [diff] [blame] | 6 | config TARGET_SOCFPGA_ARRIA5 |
| 7 | bool |
Dinh Nguyen | ed77aeb | 2015-12-02 13:31:25 -0600 | [diff] [blame] | 8 | select TARGET_SOCFPGA_GEN5 |
Marek Vasut | cd9b731 | 2015-08-02 21:57:57 +0200 | [diff] [blame] | 9 | |
Ley Foon Tan | d89e979 | 2017-04-26 02:44:48 +0800 | [diff] [blame] | 10 | config TARGET_SOCFPGA_ARRIA10 |
| 11 | bool |
Ley Foon Tan | 0680f1b | 2017-05-03 17:13:32 +0800 | [diff] [blame] | 12 | select SPL_BOARD_INIT if SPL |
Tien Fong Chee | 901af3e | 2017-12-05 15:58:03 +0800 | [diff] [blame] | 13 | select ALTERA_SDRAM |
Ley Foon Tan | d89e979 | 2017-04-26 02:44:48 +0800 | [diff] [blame] | 14 | |
Marek Vasut | cd9b731 | 2015-08-02 21:57:57 +0200 | [diff] [blame] | 15 | config TARGET_SOCFPGA_CYCLONE5 |
| 16 | bool |
Dinh Nguyen | ed77aeb | 2015-12-02 13:31:25 -0600 | [diff] [blame] | 17 | select TARGET_SOCFPGA_GEN5 |
| 18 | |
| 19 | config TARGET_SOCFPGA_GEN5 |
| 20 | bool |
Ley Foon Tan | 707cd01 | 2017-04-05 17:32:51 +0800 | [diff] [blame] | 21 | select ALTERA_SDRAM |
Marek Vasut | cd9b731 | 2015-08-02 21:57:57 +0200 | [diff] [blame] | 22 | |
Masahiro Yamada | 7865f4b | 2015-04-21 20:38:20 +0900 | [diff] [blame] | 23 | choice |
| 24 | prompt "Altera SOCFPGA board select" |
Joe Hershberger | a26cd04 | 2015-05-12 14:46:23 -0500 | [diff] [blame] | 25 | optional |
Masahiro Yamada | 7865f4b | 2015-04-21 20:38:20 +0900 | [diff] [blame] | 26 | |
Ley Foon Tan | d89e979 | 2017-04-26 02:44:48 +0800 | [diff] [blame] | 27 | config TARGET_SOCFPGA_ARRIA10_SOCDK |
| 28 | bool "Altera SOCFPGA SoCDK (Arria 10)" |
| 29 | select TARGET_SOCFPGA_ARRIA10 |
| 30 | |
Marek Vasut | cd9b731 | 2015-08-02 21:57:57 +0200 | [diff] [blame] | 31 | config TARGET_SOCFPGA_ARRIA5_SOCDK |
| 32 | bool "Altera SOCFPGA SoCDK (Arria V)" |
| 33 | select TARGET_SOCFPGA_ARRIA5 |
Masahiro Yamada | 7865f4b | 2015-04-21 20:38:20 +0900 | [diff] [blame] | 34 | |
Marek Vasut | cd9b731 | 2015-08-02 21:57:57 +0200 | [diff] [blame] | 35 | config TARGET_SOCFPGA_CYCLONE5_SOCDK |
| 36 | bool "Altera SOCFPGA SoCDK (Cyclone V)" |
| 37 | select TARGET_SOCFPGA_CYCLONE5 |
Masahiro Yamada | 7865f4b | 2015-04-21 20:38:20 +0900 | [diff] [blame] | 38 | |
Marek Vasut | 7fb4643 | 2018-02-24 23:34:00 +0100 | [diff] [blame] | 39 | config TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1 |
| 40 | bool "Devboards DBM-SoC1 (Cyclone V)" |
| 41 | select TARGET_SOCFPGA_CYCLONE5 |
| 42 | |
Marek Vasut | 856b30d | 2015-11-23 17:06:27 +0100 | [diff] [blame] | 43 | config TARGET_SOCFPGA_EBV_SOCRATES |
| 44 | bool "EBV SoCrates (Cyclone V)" |
| 45 | select TARGET_SOCFPGA_CYCLONE5 |
| 46 | |
Pavel Machek | 35546f6 | 2016-06-07 12:37:23 +0200 | [diff] [blame] | 47 | config TARGET_SOCFPGA_IS1 |
| 48 | bool "IS1 (Cyclone V)" |
| 49 | select TARGET_SOCFPGA_CYCLONE5 |
| 50 | |
Marek Vasut | 569a191 | 2015-12-01 18:09:52 +0100 | [diff] [blame] | 51 | config TARGET_SOCFPGA_SAMTEC_VINING_FPGA |
| 52 | bool "samtec VIN|ING FPGA (Cyclone V)" |
Tom Rini | e5ec481 | 2017-01-22 19:43:11 -0500 | [diff] [blame] | 53 | select BOARD_LATE_INIT |
Marek Vasut | 569a191 | 2015-12-01 18:09:52 +0100 | [diff] [blame] | 54 | select TARGET_SOCFPGA_CYCLONE5 |
| 55 | |
Marek Vasut | cf0a8da | 2016-06-08 02:57:05 +0200 | [diff] [blame] | 56 | config TARGET_SOCFPGA_SR1500 |
| 57 | bool "SR1500 (Cyclone V)" |
| 58 | select TARGET_SOCFPGA_CYCLONE5 |
| 59 | |
Dinh Nguyen | 55c7a76 | 2015-09-01 17:41:52 -0500 | [diff] [blame] | 60 | config TARGET_SOCFPGA_TERASIC_DE0_NANO |
| 61 | bool "Terasic DE0-Nano-Atlas (Cyclone V)" |
| 62 | select TARGET_SOCFPGA_CYCLONE5 |
| 63 | |
Dalon Westergreen | 6bd041f | 2017-04-18 08:11:16 -0700 | [diff] [blame] | 64 | config TARGET_SOCFPGA_TERASIC_DE10_NANO |
| 65 | bool "Terasic DE10-Nano (Cyclone V)" |
| 66 | select TARGET_SOCFPGA_CYCLONE5 |
| 67 | |
Anatolij Gustschin | e9c847c | 2016-11-14 16:07:10 +0100 | [diff] [blame] | 68 | config TARGET_SOCFPGA_TERASIC_DE1_SOC |
| 69 | bool "Terasic DE1-SoC (Cyclone V)" |
| 70 | select TARGET_SOCFPGA_CYCLONE5 |
| 71 | |
Marek Vasut | 952caa2 | 2015-06-21 17:28:53 +0200 | [diff] [blame] | 72 | config TARGET_SOCFPGA_TERASIC_SOCKIT |
| 73 | bool "Terasic SoCkit (Cyclone V)" |
| 74 | select TARGET_SOCFPGA_CYCLONE5 |
| 75 | |
Masahiro Yamada | 7865f4b | 2015-04-21 20:38:20 +0900 | [diff] [blame] | 76 | endchoice |
| 77 | |
| 78 | config SYS_BOARD |
Marek Vasut | f089240 | 2015-08-10 21:24:53 +0200 | [diff] [blame] | 79 | default "arria5-socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK |
Ley Foon Tan | d89e979 | 2017-04-26 02:44:48 +0800 | [diff] [blame] | 80 | default "arria10-socdk" if TARGET_SOCFPGA_ARRIA10_SOCDK |
Marek Vasut | f089240 | 2015-08-10 21:24:53 +0200 | [diff] [blame] | 81 | default "cyclone5-socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK |
Marek Vasut | 7fb4643 | 2018-02-24 23:34:00 +0100 | [diff] [blame] | 82 | default "dbm-soc1" if TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1 |
Dinh Nguyen | 55c7a76 | 2015-09-01 17:41:52 -0500 | [diff] [blame] | 83 | default "de0-nano-soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO |
Anatolij Gustschin | e9c847c | 2016-11-14 16:07:10 +0100 | [diff] [blame] | 84 | default "de1-soc" if TARGET_SOCFPGA_TERASIC_DE1_SOC |
Dalon Westergreen | 6bd041f | 2017-04-18 08:11:16 -0700 | [diff] [blame] | 85 | default "de10-nano" if TARGET_SOCFPGA_TERASIC_DE10_NANO |
Pavel Machek | 35546f6 | 2016-06-07 12:37:23 +0200 | [diff] [blame] | 86 | default "is1" if TARGET_SOCFPGA_IS1 |
Marek Vasut | 952caa2 | 2015-06-21 17:28:53 +0200 | [diff] [blame] | 87 | default "sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT |
Marek Vasut | 856b30d | 2015-11-23 17:06:27 +0100 | [diff] [blame] | 88 | default "socrates" if TARGET_SOCFPGA_EBV_SOCRATES |
Stefan Roese | ae9996c | 2015-11-18 11:06:09 +0100 | [diff] [blame] | 89 | default "sr1500" if TARGET_SOCFPGA_SR1500 |
Marek Vasut | 569a191 | 2015-12-01 18:09:52 +0100 | [diff] [blame] | 90 | default "vining_fpga" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA |
Masahiro Yamada | 7865f4b | 2015-04-21 20:38:20 +0900 | [diff] [blame] | 91 | |
| 92 | config SYS_VENDOR |
Marek Vasut | cd9b731 | 2015-08-02 21:57:57 +0200 | [diff] [blame] | 93 | default "altera" if TARGET_SOCFPGA_ARRIA5_SOCDK |
Ley Foon Tan | d89e979 | 2017-04-26 02:44:48 +0800 | [diff] [blame] | 94 | default "altera" if TARGET_SOCFPGA_ARRIA10_SOCDK |
Marek Vasut | cd9b731 | 2015-08-02 21:57:57 +0200 | [diff] [blame] | 95 | default "altera" if TARGET_SOCFPGA_CYCLONE5_SOCDK |
Marek Vasut | 7fb4643 | 2018-02-24 23:34:00 +0100 | [diff] [blame] | 96 | default "devboards" if TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1 |
Marek Vasut | 856b30d | 2015-11-23 17:06:27 +0100 | [diff] [blame] | 97 | default "ebv" if TARGET_SOCFPGA_EBV_SOCRATES |
Marek Vasut | 569a191 | 2015-12-01 18:09:52 +0100 | [diff] [blame] | 98 | default "samtec" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA |
Dinh Nguyen | 55c7a76 | 2015-09-01 17:41:52 -0500 | [diff] [blame] | 99 | default "terasic" if TARGET_SOCFPGA_TERASIC_DE0_NANO |
Anatolij Gustschin | e9c847c | 2016-11-14 16:07:10 +0100 | [diff] [blame] | 100 | default "terasic" if TARGET_SOCFPGA_TERASIC_DE1_SOC |
Dalon Westergreen | 6bd041f | 2017-04-18 08:11:16 -0700 | [diff] [blame] | 101 | default "terasic" if TARGET_SOCFPGA_TERASIC_DE10_NANO |
Marek Vasut | 952caa2 | 2015-06-21 17:28:53 +0200 | [diff] [blame] | 102 | default "terasic" if TARGET_SOCFPGA_TERASIC_SOCKIT |
Masahiro Yamada | 7865f4b | 2015-04-21 20:38:20 +0900 | [diff] [blame] | 103 | |
| 104 | config SYS_SOC |
| 105 | default "socfpga" |
| 106 | |
| 107 | config SYS_CONFIG_NAME |
Dinh Nguyen | 3cbc7b8 | 2015-09-22 17:01:32 -0500 | [diff] [blame] | 108 | default "socfpga_arria5_socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK |
Ley Foon Tan | d89e979 | 2017-04-26 02:44:48 +0800 | [diff] [blame] | 109 | default "socfpga_arria10_socdk" if TARGET_SOCFPGA_ARRIA10_SOCDK |
Dinh Nguyen | 3cbc7b8 | 2015-09-22 17:01:32 -0500 | [diff] [blame] | 110 | default "socfpga_cyclone5_socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK |
Marek Vasut | 7fb4643 | 2018-02-24 23:34:00 +0100 | [diff] [blame] | 111 | default "socfpga_dbm_soc1" if TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1 |
Dinh Nguyen | 55c7a76 | 2015-09-01 17:41:52 -0500 | [diff] [blame] | 112 | default "socfpga_de0_nano_soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO |
Anatolij Gustschin | e9c847c | 2016-11-14 16:07:10 +0100 | [diff] [blame] | 113 | default "socfpga_de1_soc" if TARGET_SOCFPGA_TERASIC_DE1_SOC |
Dalon Westergreen | 6bd041f | 2017-04-18 08:11:16 -0700 | [diff] [blame] | 114 | default "socfpga_de10_nano" if TARGET_SOCFPGA_TERASIC_DE10_NANO |
Pavel Machek | 35546f6 | 2016-06-07 12:37:23 +0200 | [diff] [blame] | 115 | default "socfpga_is1" if TARGET_SOCFPGA_IS1 |
Marek Vasut | 952caa2 | 2015-06-21 17:28:53 +0200 | [diff] [blame] | 116 | default "socfpga_sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT |
Marek Vasut | 856b30d | 2015-11-23 17:06:27 +0100 | [diff] [blame] | 117 | default "socfpga_socrates" if TARGET_SOCFPGA_EBV_SOCRATES |
Stefan Roese | ae9996c | 2015-11-18 11:06:09 +0100 | [diff] [blame] | 118 | default "socfpga_sr1500" if TARGET_SOCFPGA_SR1500 |
Marek Vasut | 569a191 | 2015-12-01 18:09:52 +0100 | [diff] [blame] | 119 | default "socfpga_vining_fpga" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA |
Masahiro Yamada | 7865f4b | 2015-04-21 20:38:20 +0900 | [diff] [blame] | 120 | |
| 121 | endif |