Stelian Pop | d99a8ff | 2008-05-08 20:52:22 +0200 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2007-2008 |
Stelian Pop | c9e798d | 2011-11-01 00:00:39 +0100 | [diff] [blame] | 3 | * Stelian Pop <stelian@popies.net> |
Stelian Pop | d99a8ff | 2008-05-08 20:52:22 +0200 | [diff] [blame] | 4 | * Lead Tech Design <www.leadtechdesign.com> |
| 5 | * |
| 6 | * Configuation settings for the AT91SAM9261EK board. |
| 7 | * |
Wolfgang Denk | 1a45966 | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 8 | * SPDX-License-Identifier: GPL-2.0+ |
Stelian Pop | d99a8ff | 2008-05-08 20:52:22 +0200 | [diff] [blame] | 9 | */ |
| 10 | |
| 11 | #ifndef __CONFIG_H |
| 12 | #define __CONFIG_H |
| 13 | |
| 14 | /* ARM asynchronous clock */ |
Xu, Hong | f7aea46 | 2011-07-31 22:49:00 +0000 | [diff] [blame] | 15 | #define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */ |
Achim Ehrlich | 7c966a8 | 2010-02-24 10:29:16 +0100 | [diff] [blame] | 16 | #define CONFIG_SYS_AT91_MAIN_CLOCK 18432000 /* 18.432 MHz crystal */ |
Stelian Pop | d99a8ff | 2008-05-08 20:52:22 +0200 | [diff] [blame] | 17 | |
Xu, Hong | f7aea46 | 2011-07-31 22:49:00 +0000 | [diff] [blame] | 18 | #ifdef CONFIG_AT91SAM9G10 |
| 19 | #define CONFIG_AT91SAM9G10EK /* It's an Atmel AT91SAM9G10 EK*/ |
Sedji Gaouaou | 5ccc2d9 | 2009-06-25 17:04:15 +0200 | [diff] [blame] | 20 | #else |
Xu, Hong | f7aea46 | 2011-07-31 22:49:00 +0000 | [diff] [blame] | 21 | #define CONFIG_AT91SAM9261EK /* It's an Atmel AT91SAM9261 EK*/ |
Sedji Gaouaou | 5ccc2d9 | 2009-06-25 17:04:15 +0200 | [diff] [blame] | 22 | #endif |
Xu, Hong | f7aea46 | 2011-07-31 22:49:00 +0000 | [diff] [blame] | 23 | |
| 24 | #include <asm/hardware.h> |
| 25 | |
Xu, Hong | f7aea46 | 2011-07-31 22:49:00 +0000 | [diff] [blame] | 26 | #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ |
| 27 | #define CONFIG_SETUP_MEMORY_TAGS |
| 28 | #define CONFIG_INITRD_TAG |
Stelian Pop | d99a8ff | 2008-05-08 20:52:22 +0200 | [diff] [blame] | 29 | |
| 30 | #define CONFIG_SKIP_LOWLEVEL_INIT |
Stelian Pop | d99a8ff | 2008-05-08 20:52:22 +0200 | [diff] [blame] | 31 | |
Xu, Hong | f7aea46 | 2011-07-31 22:49:00 +0000 | [diff] [blame] | 32 | #define CONFIG_DISPLAY_CPUINFO |
| 33 | |
| 34 | #define CONFIG_ATMEL_LEGACY |
| 35 | #define CONFIG_SYS_TEXT_BASE 0x21f00000 |
| 36 | |
Stelian Pop | d99a8ff | 2008-05-08 20:52:22 +0200 | [diff] [blame] | 37 | /* |
| 38 | * Hardware drivers |
| 39 | */ |
Xu, Hong | f7aea46 | 2011-07-31 22:49:00 +0000 | [diff] [blame] | 40 | |
| 41 | /* gpio */ |
| 42 | #define CONFIG_AT91_GPIO |
| 43 | #define CONFIG_AT91_GPIO_PULLUP 1 |
| 44 | |
| 45 | /* serial console */ |
| 46 | #define CONFIG_ATMEL_USART |
| 47 | #define CONFIG_USART_BASE ATMEL_BASE_DBGU |
| 48 | #define CONFIG_USART_ID ATMEL_ID_SYS |
| 49 | #define CONFIG_BAUDRATE 115200 |
Stelian Pop | d99a8ff | 2008-05-08 20:52:22 +0200 | [diff] [blame] | 50 | |
Stelian Pop | 820f2a9 | 2008-05-08 14:52:30 +0200 | [diff] [blame] | 51 | /* LCD */ |
Xu, Hong | f7aea46 | 2011-07-31 22:49:00 +0000 | [diff] [blame] | 52 | #define CONFIG_LCD |
Stelian Pop | 820f2a9 | 2008-05-08 14:52:30 +0200 | [diff] [blame] | 53 | #define LCD_BPP LCD_COLOR8 |
Xu, Hong | f7aea46 | 2011-07-31 22:49:00 +0000 | [diff] [blame] | 54 | #define CONFIG_LCD_LOGO |
Stelian Pop | 820f2a9 | 2008-05-08 14:52:30 +0200 | [diff] [blame] | 55 | #undef LCD_TEST_PATTERN |
Xu, Hong | f7aea46 | 2011-07-31 22:49:00 +0000 | [diff] [blame] | 56 | #define CONFIG_LCD_INFO |
| 57 | #define CONFIG_LCD_INFO_BELOW_LOGO |
| 58 | #define CONFIG_SYS_WHITE_ON_BLACK |
| 59 | #define CONFIG_ATMEL_LCD |
Sedji Gaouaou | 5ccc2d9 | 2009-06-25 17:04:15 +0200 | [diff] [blame] | 60 | #ifdef CONFIG_AT91SAM9261EK |
Xu, Hong | f7aea46 | 2011-07-31 22:49:00 +0000 | [diff] [blame] | 61 | #define CONFIG_ATMEL_LCD_BGR555 |
Sedji Gaouaou | 5ccc2d9 | 2009-06-25 17:04:15 +0200 | [diff] [blame] | 62 | #endif |
Xu, Hong | f7aea46 | 2011-07-31 22:49:00 +0000 | [diff] [blame] | 63 | |
| 64 | #define CONFIG_SYS_CONSOLE_IS_IN_ENV |
Stelian Pop | 820f2a9 | 2008-05-08 14:52:30 +0200 | [diff] [blame] | 65 | |
Jean-Christophe PLAGNIOL-VILLARD | a484b00 | 2009-03-21 21:08:00 +0100 | [diff] [blame] | 66 | /* LED */ |
| 67 | #define CONFIG_AT91_LED |
| 68 | #define CONFIG_RED_LED AT91_PIN_PA23 /* this is the power led */ |
| 69 | #define CONFIG_GREEN_LED AT91_PIN_PA13 /* this is the user1 led */ |
| 70 | #define CONFIG_YELLOW_LED AT91_PIN_PA14 /* this is the user2 led */ |
| 71 | |
Stelian Pop | d99a8ff | 2008-05-08 20:52:22 +0200 | [diff] [blame] | 72 | #define CONFIG_BOOTDELAY 3 |
| 73 | |
Stelian Pop | d99a8ff | 2008-05-08 20:52:22 +0200 | [diff] [blame] | 74 | /* |
| 75 | * BOOTP options |
| 76 | */ |
Xu, Hong | f7aea46 | 2011-07-31 22:49:00 +0000 | [diff] [blame] | 77 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 78 | #define CONFIG_BOOTP_BOOTPATH |
| 79 | #define CONFIG_BOOTP_GATEWAY |
| 80 | #define CONFIG_BOOTP_HOSTNAME |
Stelian Pop | d99a8ff | 2008-05-08 20:52:22 +0200 | [diff] [blame] | 81 | |
| 82 | /* |
| 83 | * Command line configuration. |
| 84 | */ |
Xu, Hong | f7aea46 | 2011-07-31 22:49:00 +0000 | [diff] [blame] | 85 | #define CONFIG_CMD_PING |
| 86 | #define CONFIG_CMD_DHCP |
| 87 | #define CONFIG_CMD_NAND |
| 88 | #define CONFIG_CMD_USB |
Stelian Pop | d99a8ff | 2008-05-08 20:52:22 +0200 | [diff] [blame] | 89 | |
| 90 | /* SDRAM */ |
| 91 | #define CONFIG_NR_DRAM_BANKS 1 |
Xu, Hong | f7aea46 | 2011-07-31 22:49:00 +0000 | [diff] [blame] | 92 | #define CONFIG_SYS_SDRAM_BASE 0x20000000 |
| 93 | #define CONFIG_SYS_SDRAM_SIZE 0x04000000 |
| 94 | #define CONFIG_SYS_INIT_SP_ADDR \ |
| 95 | (ATMEL_BASE_SRAM + 0x1000 - GENERATED_GBL_DATA_SIZE) |
Stelian Pop | d99a8ff | 2008-05-08 20:52:22 +0200 | [diff] [blame] | 96 | |
| 97 | /* DataFlash */ |
Jean-Christophe PLAGNIOL-VILLARD | 4758ebd | 2009-03-27 23:26:44 +0100 | [diff] [blame] | 98 | #define CONFIG_ATMEL_DATAFLASH_SPI |
Xu, Hong | f7aea46 | 2011-07-31 22:49:00 +0000 | [diff] [blame] | 99 | #define CONFIG_HAS_DATAFLASH |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 100 | #define CONFIG_SYS_MAX_DATAFLASH_BANKS 2 |
| 101 | #define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* CS0 */ |
| 102 | #define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS3 0xD0000000 /* CS3 */ |
Xu, Hong | f7aea46 | 2011-07-31 22:49:00 +0000 | [diff] [blame] | 103 | #define AT91_SPI_CLK 15000000 |
| 104 | #define DATAFLASH_TCSS (0x1a << 16) |
| 105 | #define DATAFLASH_TCHS (0x1 << 24) |
Stelian Pop | d99a8ff | 2008-05-08 20:52:22 +0200 | [diff] [blame] | 106 | |
| 107 | /* NAND flash */ |
Jean-Christophe PLAGNIOL-VILLARD | 74c076d | 2009-03-22 10:22:34 +0100 | [diff] [blame] | 108 | #ifdef CONFIG_CMD_NAND |
| 109 | #define CONFIG_NAND_ATMEL |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 110 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 |
| 111 | #define CONFIG_SYS_NAND_BASE 0x40000000 |
Xu, Hong | f7aea46 | 2011-07-31 22:49:00 +0000 | [diff] [blame] | 112 | #define CONFIG_SYS_NAND_DBW_8 |
Jean-Christophe PLAGNIOL-VILLARD | 74c076d | 2009-03-22 10:22:34 +0100 | [diff] [blame] | 113 | /* our ALE is AD22 */ |
| 114 | #define CONFIG_SYS_NAND_MASK_ALE (1 << 22) |
| 115 | /* our CLE is AD21 */ |
| 116 | #define CONFIG_SYS_NAND_MASK_CLE (1 << 21) |
| 117 | #define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PC14 |
| 118 | #define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PC15 |
Wolfgang Denk | 2eb99ca | 2009-07-18 21:52:24 +0200 | [diff] [blame] | 119 | |
Jean-Christophe PLAGNIOL-VILLARD | 74c076d | 2009-03-22 10:22:34 +0100 | [diff] [blame] | 120 | #endif |
Stelian Pop | d99a8ff | 2008-05-08 20:52:22 +0200 | [diff] [blame] | 121 | |
| 122 | /* NOR flash - no real flash on this board */ |
Xu, Hong | f7aea46 | 2011-07-31 22:49:00 +0000 | [diff] [blame] | 123 | #define CONFIG_SYS_NO_FLASH |
Stelian Pop | d99a8ff | 2008-05-08 20:52:22 +0200 | [diff] [blame] | 124 | |
| 125 | /* Ethernet */ |
Xu, Hong | f7aea46 | 2011-07-31 22:49:00 +0000 | [diff] [blame] | 126 | #define CONFIG_DRIVER_DM9000 |
Stelian Pop | d99a8ff | 2008-05-08 20:52:22 +0200 | [diff] [blame] | 127 | #define CONFIG_DM9000_BASE 0x30000000 |
| 128 | #define DM9000_IO CONFIG_DM9000_BASE |
| 129 | #define DM9000_DATA (CONFIG_DM9000_BASE + 4) |
Xu, Hong | f7aea46 | 2011-07-31 22:49:00 +0000 | [diff] [blame] | 130 | #define CONFIG_DM9000_USE_16BIT |
| 131 | #define CONFIG_DM9000_NO_SROM |
Stelian Pop | d99a8ff | 2008-05-08 20:52:22 +0200 | [diff] [blame] | 132 | #define CONFIG_NET_RETRY_COUNT 20 |
Xu, Hong | f7aea46 | 2011-07-31 22:49:00 +0000 | [diff] [blame] | 133 | #define CONFIG_RESET_PHY_R |
Stelian Pop | d99a8ff | 2008-05-08 20:52:22 +0200 | [diff] [blame] | 134 | |
| 135 | /* USB */ |
Jean-Christophe PLAGNIOL-VILLARD | 2b7178a | 2009-03-27 23:26:44 +0100 | [diff] [blame] | 136 | #define CONFIG_USB_ATMEL |
Bo Shen | dcd2f1a | 2013-10-21 16:14:00 +0800 | [diff] [blame] | 137 | #define CONFIG_USB_ATMEL_CLK_SEL_PLLB |
Xu, Hong | f7aea46 | 2011-07-31 22:49:00 +0000 | [diff] [blame] | 138 | #define CONFIG_USB_OHCI_NEW |
| 139 | #define CONFIG_DOS_PARTITION |
| 140 | #define CONFIG_SYS_USB_OHCI_CPU_INIT |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 141 | #define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00500000 /* AT91SAM9261_UHP_BASE */ |
Sedji Gaouaou | 5ccc2d9 | 2009-06-25 17:04:15 +0200 | [diff] [blame] | 142 | #ifdef CONFIG_AT91SAM9G10EK |
| 143 | #define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9g10" |
| 144 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 145 | #define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9261" |
Sedji Gaouaou | 5ccc2d9 | 2009-06-25 17:04:15 +0200 | [diff] [blame] | 146 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 147 | #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2 |
Xu, Hong | f7aea46 | 2011-07-31 22:49:00 +0000 | [diff] [blame] | 148 | #define CONFIG_USB_STORAGE |
| 149 | #define CONFIG_CMD_FAT |
Stelian Pop | d99a8ff | 2008-05-08 20:52:22 +0200 | [diff] [blame] | 150 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 151 | #define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */ |
Stelian Pop | d99a8ff | 2008-05-08 20:52:22 +0200 | [diff] [blame] | 152 | |
Xu, Hong | f7aea46 | 2011-07-31 22:49:00 +0000 | [diff] [blame] | 153 | #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 154 | #define CONFIG_SYS_MEMTEST_END 0x23e00000 |
Stelian Pop | d99a8ff | 2008-05-08 20:52:22 +0200 | [diff] [blame] | 155 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 156 | #ifdef CONFIG_SYS_USE_DATAFLASH_CS0 |
Stelian Pop | d99a8ff | 2008-05-08 20:52:22 +0200 | [diff] [blame] | 157 | |
| 158 | /* bootstrap + u-boot + env + linux in dataflash on CS0 */ |
Xu, Hong | f7aea46 | 2011-07-31 22:49:00 +0000 | [diff] [blame] | 159 | #define CONFIG_ENV_IS_IN_DATAFLASH |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 160 | #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + 0x8400) |
Nicolas Ferre | 89a7a87 | 2008-12-06 13:11:14 +0100 | [diff] [blame] | 161 | #define CONFIG_ENV_OFFSET 0x4200 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 162 | #define CONFIG_ENV_ADDR (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + CONFIG_ENV_OFFSET) |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 163 | #define CONFIG_ENV_SIZE 0x4200 |
Alexandre Belloni | e139cb3 | 2012-07-02 04:26:58 +0000 | [diff] [blame] | 164 | #define CONFIG_BOOTCOMMAND "cp.b 0xC0084000 0x22000000 0x210000; bootm" |
Stelian Pop | d99a8ff | 2008-05-08 20:52:22 +0200 | [diff] [blame] | 165 | #define CONFIG_BOOTARGS "console=ttyS0,115200 " \ |
| 166 | "root=/dev/mtdblock0 " \ |
Albin Tonnerre | 918319c | 2009-07-22 18:30:03 +0200 | [diff] [blame] | 167 | "mtdparts=atmel_nand:-(root) " \ |
Stelian Pop | d99a8ff | 2008-05-08 20:52:22 +0200 | [diff] [blame] | 168 | "rw rootfstype=jffs2" |
| 169 | |
Nicolas Ferre | 89a7a87 | 2008-12-06 13:11:14 +0100 | [diff] [blame] | 170 | #elif CONFIG_SYS_USE_DATAFLASH_CS3 |
| 171 | |
| 172 | /* bootstrap + u-boot + env + linux in dataflash on CS3 */ |
Xu, Hong | f7aea46 | 2011-07-31 22:49:00 +0000 | [diff] [blame] | 173 | #define CONFIG_ENV_IS_IN_DATAFLASH |
Nicolas Ferre | 89a7a87 | 2008-12-06 13:11:14 +0100 | [diff] [blame] | 174 | #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS3 + 0x8400) |
| 175 | #define CONFIG_ENV_OFFSET 0x4200 |
| 176 | #define CONFIG_ENV_ADDR (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS3 + CONFIG_ENV_OFFSET) |
| 177 | #define CONFIG_ENV_SIZE 0x4200 |
Alexandre Belloni | e139cb3 | 2012-07-02 04:26:58 +0000 | [diff] [blame] | 178 | #define CONFIG_BOOTCOMMAND "cp.b 0xD0084000 0x22000000 0x210000; bootm" |
Nicolas Ferre | 89a7a87 | 2008-12-06 13:11:14 +0100 | [diff] [blame] | 179 | #define CONFIG_BOOTARGS "console=ttyS0,115200 " \ |
| 180 | "root=/dev/mtdblock0 " \ |
Albin Tonnerre | 918319c | 2009-07-22 18:30:03 +0200 | [diff] [blame] | 181 | "mtdparts=atmel_nand:-(root) " \ |
Nicolas Ferre | 89a7a87 | 2008-12-06 13:11:14 +0100 | [diff] [blame] | 182 | "rw rootfstype=jffs2" |
| 183 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 184 | #else /* CONFIG_SYS_USE_NANDFLASH */ |
Stelian Pop | d99a8ff | 2008-05-08 20:52:22 +0200 | [diff] [blame] | 185 | |
| 186 | /* bootstrap + u-boot + env + linux in nandflash */ |
Xu, Hong | f7aea46 | 2011-07-31 22:49:00 +0000 | [diff] [blame] | 187 | #define CONFIG_ENV_IS_IN_NAND |
Bo Shen | 0c58cfa | 2013-02-20 00:16:25 +0000 | [diff] [blame] | 188 | #define CONFIG_ENV_OFFSET 0xc0000 |
| 189 | #define CONFIG_ENV_OFFSET_REDUND 0x100000 |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 190 | #define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */ |
Bo Shen | 0c58cfa | 2013-02-20 00:16:25 +0000 | [diff] [blame] | 191 | #define CONFIG_BOOTCOMMAND "nand read 0x22000000 0x200000 0x300000; bootm" |
| 192 | #define CONFIG_BOOTARGS \ |
| 193 | "console=ttyS0,115200 earlyprintk " \ |
| 194 | "mtdparts=atmel_nand:256k(bootstrap)ro,512k(uboot)ro," \ |
| 195 | "256k(env),256k(env_redundant),256k(spare)," \ |
| 196 | "512k(dtb),6M(kernel)ro,-(rootfs) " \ |
| 197 | "root=/dev/mtdblock7 rw rootfstype=jffs2" |
Stelian Pop | d99a8ff | 2008-05-08 20:52:22 +0200 | [diff] [blame] | 198 | #endif |
| 199 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 200 | #define CONFIG_SYS_CBSIZE 256 |
| 201 | #define CONFIG_SYS_MAXARGS 16 |
Xu, Hong | f7aea46 | 2011-07-31 22:49:00 +0000 | [diff] [blame] | 202 | #define CONFIG_SYS_LONGHELP |
| 203 | #define CONFIG_CMDLINE_EDITING |
Alexandre Belloni | e139cb3 | 2012-07-02 04:26:58 +0000 | [diff] [blame] | 204 | #define CONFIG_AUTO_COMPLETE |
Stelian Pop | d99a8ff | 2008-05-08 20:52:22 +0200 | [diff] [blame] | 205 | |
Stelian Pop | d99a8ff | 2008-05-08 20:52:22 +0200 | [diff] [blame] | 206 | /* |
| 207 | * Size of malloc() pool |
| 208 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 209 | #define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128*1024, 0x1000) |
Stelian Pop | d99a8ff | 2008-05-08 20:52:22 +0200 | [diff] [blame] | 210 | |
Stelian Pop | d99a8ff | 2008-05-08 20:52:22 +0200 | [diff] [blame] | 211 | #endif |