blob: e90d497f5ef84bdd0f1402445d57189a13253890 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Timur Tabi2ad6b512006-10-31 18:44:42 -06002/*
Kumar Gala4c2e3da2009-07-28 21:49:52 -05003 * Copyright (C) Freescale Semiconductor, Inc. 2006.
Timur Tabi2ad6b512006-10-31 18:44:42 -06004 */
5
6/*
Timur Tabi7a78f142007-01-31 15:54:29 -06007 MPC8349E-mITX and MPC8349E-mITX-GP board configuration file
Timur Tabi2ad6b512006-10-31 18:44:42 -06008
9 Memory map:
10
11 0x0000_0000-0x0FFF_FFFF DDR SDRAM (256 MB)
12 0x8000_0000-0x9FFF_FFFF PCI1 memory space (512 MB)
13 0xA000_0000-0xBFFF_FFFF PCI2 memory space (512 MB)
14 0xE000_0000-0xEFFF_FFFF IMMR (1 MB)
15 0xE200_0000-0xE2FF_FFFF PCI1 I/O space (16 MB)
16 0xE300_0000-0xE3FF_FFFF PCI2 I/O space (16 MB)
Timur Tabi7a78f142007-01-31 15:54:29 -060017 0xF000_0000-0xF000_FFFF Compact Flash (MPC8349E-mITX only)
Timur Tabi2ad6b512006-10-31 18:44:42 -060018 0xF001_0000-0xF001_FFFF Local bus expansion slot
Timur Tabi7a78f142007-01-31 15:54:29 -060019 0xF800_0000-0xF801_FFFF Vitesse 7385 Parallel Interface (MPC8349E-mITX only)
20 0xFE00_0000-0xFE7F_FFFF First 8MB bank of Flash memory
21 0xFE80_0000-0xFEFF_FFFF Second 8MB bank of Flash memory (MPC8349E-mITX only)
Timur Tabi2ad6b512006-10-31 18:44:42 -060022
23 I2C address list:
Wolfgang Denkdd520bf2006-11-30 18:02:20 +010024 Align. Board
25 Bus Addr Part No. Description Length Location
Timur Tabi2ad6b512006-10-31 18:44:42 -060026 ----------------------------------------------------------------
Wolfgang Denkdd520bf2006-11-30 18:02:20 +010027 I2C0 0x50 M24256-BWMN6P Board EEPROM 2 U64
Timur Tabi2ad6b512006-10-31 18:44:42 -060028
Wolfgang Denkdd520bf2006-11-30 18:02:20 +010029 I2C1 0x20 PCF8574 I2C Expander 0 U8
30 I2C1 0x21 PCF8574 I2C Expander 0 U10
31 I2C1 0x38 PCF8574A I2C Expander 0 U8
32 I2C1 0x39 PCF8574A I2C Expander 0 U10
33 I2C1 0x51 (DDR) DDR EEPROM 1 U1
34 I2C1 0x68 DS1339 RTC 1 U68
Timur Tabi2ad6b512006-10-31 18:44:42 -060035
36 Note that a given board has *either* a pair of 8574s or a pair of 8574As.
37*/
38
39#ifndef __CONFIG_H
40#define __CONFIG_H
41
Timur Tabi2ad6b512006-10-31 18:44:42 -060042/*
43 * High Level Configuration Options
44 */
Joe Hershberger396abba2011-10-11 23:57:15 -050045#define CONFIG_SYS_IMMR 0xE0000000 /* The IMMR is relocated to here */
Timur Tabi2ad6b512006-10-31 18:44:42 -060046
Timur Tabi89c77842008-02-08 13:15:55 -060047#define CONFIG_MISC_INIT_F
Timur Tabi7a78f142007-01-31 15:54:29 -060048
Timur Tabi89c77842008-02-08 13:15:55 -060049/*
50 * On-board devices
51 */
Timur Tabi7a78f142007-01-31 15:54:29 -060052
Mario Six4cb06d32019-01-21 09:17:44 +010053#ifdef CONFIG_TARGET_MPC8349ITX
Joe Hershberger396abba2011-10-11 23:57:15 -050054/* The CF card interface on the back of the board */
55#define CONFIG_COMPACT_FLASH
Timur Tabi89c77842008-02-08 13:15:55 -060056#define CONFIG_VSC7385_ENET /* VSC7385 ethernet support */
Valeriy Glushkovc31e1322009-06-30 15:48:41 +030057#define CONFIG_SYS_USB_HOST /* use the EHCI USB controller */
Timur Tabi7a78f142007-01-31 15:54:29 -060058#endif
59
Timur Tabi2ad6b512006-10-31 18:44:42 -060060#define CONFIG_RTC_DS1337
Heiko Schocher00f792e2012-10-24 13:48:22 +020061#define CONFIG_SYS_I2C
Timur Tabi7a78f142007-01-31 15:54:29 -060062
63/*
64 * Device configurations
65 */
Timur Tabi2ad6b512006-10-31 18:44:42 -060066
67/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +020068#ifdef CONFIG_SYS_I2C
69#define CONFIG_SYS_I2C_FSL
70#define CONFIG_SYS_FSL_I2C_SPEED 400000
71#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
72#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
73#define CONFIG_SYS_FSL_I2C2_SPEED 400000
74#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
75#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
Timur Tabi2ad6b512006-10-31 18:44:42 -060076
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077#define CONFIG_SYS_SPD_BUS_NUM 1 /* The I2C bus for SPD */
Valeriy Glushkovb7be63a2009-02-04 18:27:49 +020078#define CONFIG_SYS_RTC_BUS_NUM 1 /* The I2C bus for RTC */
Timur Tabi2ad6b512006-10-31 18:44:42 -060079
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020080#define CONFIG_SYS_I2C_8574_ADDR1 0x20 /* I2C1, PCF8574 */
81#define CONFIG_SYS_I2C_8574_ADDR2 0x21 /* I2C1, PCF8574 */
82#define CONFIG_SYS_I2C_8574A_ADDR1 0x38 /* I2C1, PCF8574A */
83#define CONFIG_SYS_I2C_8574A_ADDR2 0x39 /* I2C1, PCF8574A */
84#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* I2C0, Board EEPROM */
Joe Hershberger396abba2011-10-11 23:57:15 -050085#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* I2C1, DS1339 RTC*/
86#define SPD_EEPROM_ADDRESS 0x51 /* I2C1, DDR */
Timur Tabi2ad6b512006-10-31 18:44:42 -060087
Timur Tabi2ad6b512006-10-31 18:44:42 -060088/* Don't probe these addresses: */
Joe Hershberger396abba2011-10-11 23:57:15 -050089#define CONFIG_SYS_I2C_NOPROBES { {1, CONFIG_SYS_I2C_8574_ADDR1}, \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020090 {1, CONFIG_SYS_I2C_8574_ADDR2}, \
91 {1, CONFIG_SYS_I2C_8574A_ADDR1}, \
Joe Hershberger396abba2011-10-11 23:57:15 -050092 {1, CONFIG_SYS_I2C_8574A_ADDR2} }
Timur Tabi2ad6b512006-10-31 18:44:42 -060093/* Bit definitions for the 8574[A] I2C expander */
Joe Hershberger396abba2011-10-11 23:57:15 -050094 /* Board revision, 00=0.0, 01=0.1, 10=1.0 */
95#define I2C_8574_REVISION 0x03
Timur Tabi2ad6b512006-10-31 18:44:42 -060096#define I2C_8574_CF 0x08 /* 1=Compact flash absent, 0=present */
97#define I2C_8574_MPCICLKRN 0x10 /* MiniPCI Clk Run */
98#define I2C_8574_PCI66 0x20 /* 0=33MHz PCI, 1=66MHz PCI */
99#define I2C_8574_FLASHSIDE 0x40 /* 0=Reset vector from U4, 1=from U7*/
100
Timur Tabi2ad6b512006-10-31 18:44:42 -0600101#endif
102
Timur Tabi7a78f142007-01-31 15:54:29 -0600103/* Compact Flash */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600104#ifdef CONFIG_COMPACT_FLASH
105
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#define CONFIG_SYS_IDE_MAXBUS 1
107#define CONFIG_SYS_IDE_MAXDEVICE 1
Timur Tabi2ad6b512006-10-31 18:44:42 -0600108
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200109#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
110#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_CF_BASE
111#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000
112#define CONFIG_SYS_ATA_REG_OFFSET 0
113#define CONFIG_SYS_ATA_ALT_OFFSET 0x0200
114#define CONFIG_SYS_ATA_STRIDE 2
Timur Tabi2ad6b512006-10-31 18:44:42 -0600115
Joe Hershberger396abba2011-10-11 23:57:15 -0500116/* If a CF card is not inserted, time out quickly */
117#define ATA_RESET_TIME 1
Timur Tabi2ad6b512006-10-31 18:44:42 -0600118
Valeriy Glushkovc9e34fe2009-02-05 14:35:21 +0200119#endif
120
121/*
122 * SATA
123 */
124#ifdef CONFIG_SATA_SIL3114
125
126#define CONFIG_SYS_SATA_MAX_DEVICE 4
Valeriy Glushkovc9e34fe2009-02-05 14:35:21 +0200127#define CONFIG_LBA48
Timur Tabi2ad6b512006-10-31 18:44:42 -0600128
Timur Tabi7a78f142007-01-31 15:54:29 -0600129#endif
Timur Tabi2ad6b512006-10-31 18:44:42 -0600130
Valeriy Glushkovc31e1322009-06-30 15:48:41 +0300131#ifdef CONFIG_SYS_USB_HOST
132/*
133 * Support USB
134 */
Valeriy Glushkovc31e1322009-06-30 15:48:41 +0300135#define CONFIG_USB_EHCI_FSL
136
137/* Current USB implementation supports the only USB controller,
138 * so we have to choose between the MPH or the DR ones */
139#if 1
140#define CONFIG_HAS_FSL_MPH_USB
141#else
142#define CONFIG_HAS_FSL_DR_USB
143#endif
144
145#endif
146
Timur Tabi7a78f142007-01-31 15:54:29 -0600147/*
148 * DDR Setup
149 */
Joe Hershberger396abba2011-10-11 23:57:15 -0500150#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
152#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
153#define CONFIG_SYS_83XX_DDR_USES_CS0
Joe Hershberger396abba2011-10-11 23:57:15 -0500154#define CONFIG_SYS_MEMTEST_START 0x1000 /* memtest region */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155#define CONFIG_SYS_MEMTEST_END 0x2000
Timur Tabi7a78f142007-01-31 15:54:29 -0600156
Joe Hershberger396abba2011-10-11 23:57:15 -0500157#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
158 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
Timur Tabif64702b2007-04-30 13:59:50 -0500159
Valeriy Glushkovb7be63a2009-02-04 18:27:49 +0200160#define CONFIG_VERY_BIG_RAM
161#define CONFIG_MAX_MEM_MAPPED ((phys_size_t)256 << 20)
162
Heiko Schocher00f792e2012-10-24 13:48:22 +0200163#ifdef CONFIG_SYS_I2C
Timur Tabi7a78f142007-01-31 15:54:29 -0600164#define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
165#endif
166
Joe Hershberger396abba2011-10-11 23:57:15 -0500167/* No SPD? Then manually set up DDR parameters */
168#ifndef CONFIG_SPD_EEPROM
169 #define CONFIG_SYS_DDR_SIZE 256 /* Mb */
Joe Hershberger2e651b22011-10-11 23:57:31 -0500170 #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershberger396abba2011-10-11 23:57:15 -0500171 | CSCONFIG_ROW_BIT_13 \
172 | CSCONFIG_COL_BIT_10)
Timur Tabi7a78f142007-01-31 15:54:29 -0600173
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200174 #define CONFIG_SYS_DDR_TIMING_1 0x26242321
175 #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45, may need tuning */
Timur Tabi7a78f142007-01-31 15:54:29 -0600176#endif
177
178/*
179 *Flash on the Local Bus
180 */
181
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
183#define CONFIG_SYS_FLASH_EMPTY_INFO
Joe Hershberger396abba2011-10-11 23:57:15 -0500184/* 127 64KB sectors + 8 8KB sectors per device */
185#define CONFIG_SYS_MAX_FLASH_SECT 135
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200186#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
187#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
188#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
Timur Tabi7a78f142007-01-31 15:54:29 -0600189
190/* The ITX has two flash chips, but the ITX-GP has only one. To support both
191boards, we say we have two, but don't display a message if we find only one. */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_FLASH_QUIET_TEST
Joe Hershberger396abba2011-10-11 23:57:15 -0500193#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
194#define CONFIG_SYS_FLASH_BANKS_LIST \
195 {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE + 0x800000}
196#define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size in MB */
Timur Tabi7a78f142007-01-31 15:54:29 -0600197
Timur Tabi89c77842008-02-08 13:15:55 -0600198/* Vitesse 7385 */
199
200#ifdef CONFIG_VSC7385_ENET
201
202#define CONFIG_TSEC2
203
204/* The flash address and size of the VSC7385 firmware image */
205#define CONFIG_VSC7385_IMAGE 0xFEFFE000
206#define CONFIG_VSC7385_IMAGE_SIZE 8192
207
208#endif
209
Timur Tabi7a78f142007-01-31 15:54:29 -0600210/*
211 * BRx, ORx, LBLAWBARx, and LBLAWARx
212 */
213
Mario Sixa8f97532019-01-21 09:18:01 +0100214/* FLASH */
215#define CONFIG_SYS_BR0_PRELIM (0xFE000000 | BR_PS_16 | BR_MS_GPCM | BR_V)
216#define CONFIG_SYS_OR0_PRELIM (OR_AM_16MB | OR_UPM_XAM | OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | OR_GPCM_XACS | OR_GPCM_SCY_15 | OR_GPCM_TRLX_SET | OR_GPCM_EHTR_SET | OR_GPCM_EAD)
Timur Tabi7a78f142007-01-31 15:54:29 -0600217
Timur Tabi7a78f142007-01-31 15:54:29 -0600218/* Vitesse 7385 */
219
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200220#define CONFIG_SYS_VSC7385_BASE 0xF8000000
Timur Tabi7a78f142007-01-31 15:54:29 -0600221
Timur Tabi89c77842008-02-08 13:15:55 -0600222#ifdef CONFIG_VSC7385_ENET
223
Mario Sixa8f97532019-01-21 09:18:01 +0100224/* VSC7385 */
225#define CONFIG_SYS_BR1_PRELIM (0xF8000000 | BR_PS_8 | BR_MS_GPCM | BR_V)
226#define CONFIG_SYS_OR1_PRELIM (OR_AM_128KB | OR_GPCM_CSNT | OR_GPCM_XACS | OR_GPCM_SCY_15 | OR_GPCM_SETA | OR_GPCM_TRLX_SET | OR_GPCM_EHTR_SET | OR_GPCM_EAD)
227
Timur Tabi7a78f142007-01-31 15:54:29 -0600228#endif
229
Timur Tabi7a78f142007-01-31 15:54:29 -0600230
Joe Hershberger396abba2011-10-11 23:57:15 -0500231#define CONFIG_SYS_LED_BASE 0xF9000000
Mario Sixa8f97532019-01-21 09:18:01 +0100232
233/* LED */
234#define CONFIG_SYS_BR2_PRELIM (0xF9000000 | BR_PS_8 | BR_MS_GPCM | BR_V)
235#define CONFIG_SYS_OR2_PRELIM (OR_AM_2MB | OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | OR_GPCM_XACS | OR_GPCM_SCY_9 | OR_GPCM_TRLX_SET | OR_GPCM_EHTR_SET | OR_GPCM_EAD)
Timur Tabi7a78f142007-01-31 15:54:29 -0600236
237/* Compact Flash */
238
239#ifdef CONFIG_COMPACT_FLASH
240
Joe Hershberger396abba2011-10-11 23:57:15 -0500241#define CONFIG_SYS_CF_BASE 0xF0000000
Timur Tabi7a78f142007-01-31 15:54:29 -0600242
Mario Sixa8f97532019-01-21 09:18:01 +0100243/* CF */
244#define CONFIG_SYS_BR3_PRELIM (0xF0000000 | BR_PS_16 | BR_MS_UPMA | BR_V)
245#define CONFIG_SYS_OR3_PRELIM (OR_AM_32KB | OR_UPM_BI)
Timur Tabi7a78f142007-01-31 15:54:29 -0600246
Timur Tabi7a78f142007-01-31 15:54:29 -0600247#endif
248
249/*
250 * U-Boot memory configuration
251 */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200252#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600253
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200254#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
255#define CONFIG_SYS_RAMBOOT
Timur Tabi2ad6b512006-10-31 18:44:42 -0600256#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200257#undef CONFIG_SYS_RAMBOOT
Timur Tabi2ad6b512006-10-31 18:44:42 -0600258#endif
259
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200260#define CONFIG_SYS_INIT_RAM_LOCK
Joe Hershberger396abba2011-10-11 23:57:15 -0500261#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
262#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Timur Tabi2ad6b512006-10-31 18:44:42 -0600263
Joe Hershberger396abba2011-10-11 23:57:15 -0500264#define CONFIG_SYS_GBL_DATA_OFFSET \
265 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200266#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Timur Tabi2ad6b512006-10-31 18:44:42 -0600267
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200268/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Kevin Hao16c8c172016-07-08 11:25:14 +0800269#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Kim Phillipsc8a90642012-06-30 18:29:20 -0500270#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600271
272/*
273 * Local Bus LCRR and LBCR regs
274 * LCRR: DLL bypass, Clock divider is 4
275 * External Local Bus rate is
276 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
277 */
Kim Phillipsc7190f02009-09-25 18:19:44 -0500278#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
279#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200280#define CONFIG_SYS_LBC_LBCR 0x00000000
Timur Tabi2ad6b512006-10-31 18:44:42 -0600281
Joe Hershberger396abba2011-10-11 23:57:15 -0500282 /* LB sdram refresh timer, about 6us */
283#define CONFIG_SYS_LBC_LSRT 0x32000000
284 /* LB refresh timer prescal, 266MHz/32*/
285#define CONFIG_SYS_LBC_MRTPR 0x20000000
Timur Tabi2ad6b512006-10-31 18:44:42 -0600286
287/*
Timur Tabi2ad6b512006-10-31 18:44:42 -0600288 * Serial Port
289 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200290#define CONFIG_SYS_NS16550_SERIAL
291#define CONFIG_SYS_NS16550_REG_SIZE 1
292#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600293
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200294#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger396abba2011-10-11 23:57:15 -0500295 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Timur Tabi7a78f142007-01-31 15:54:29 -0600296
Simon Glass83302fb2016-10-17 20:12:38 -0600297#define CONSOLE ttyS0
Timur Tabi2ad6b512006-10-31 18:44:42 -0600298
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200299#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
300#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600301
Timur Tabi7a78f142007-01-31 15:54:29 -0600302/*
303 * PCI
304 */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600305#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +0000306#define CONFIG_PCI_INDIRECT_BRIDGE
Timur Tabi2ad6b512006-10-31 18:44:42 -0600307
308#define CONFIG_MPC83XX_PCI2
309
310/*
311 * General PCI
312 * Addresses are mapped 1-1.
313 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200314#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
315#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
316#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
Joe Hershberger396abba2011-10-11 23:57:15 -0500317#define CONFIG_SYS_PCI1_MMIO_BASE \
318 (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200319#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
320#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger396abba2011-10-11 23:57:15 -0500321#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
322#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
323#define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600324
325#ifdef CONFIG_MPC83XX_PCI2
Joe Hershberger396abba2011-10-11 23:57:15 -0500326#define CONFIG_SYS_PCI2_MEM_BASE \
327 (CONFIG_SYS_PCI1_MMIO_BASE + CONFIG_SYS_PCI1_MMIO_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200328#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
329#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
Joe Hershberger396abba2011-10-11 23:57:15 -0500330#define CONFIG_SYS_PCI2_MMIO_BASE \
331 (CONFIG_SYS_PCI2_MEM_BASE + CONFIG_SYS_PCI2_MEM_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200332#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
333#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger396abba2011-10-11 23:57:15 -0500334#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
335#define CONFIG_SYS_PCI2_IO_PHYS \
336 (CONFIG_SYS_PCI1_IO_PHYS + CONFIG_SYS_PCI1_IO_SIZE)
337#define CONFIG_SYS_PCI2_IO_SIZE 0x01000000 /* 16M */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600338#endif
339
Timur Tabi2ad6b512006-10-31 18:44:42 -0600340#ifndef CONFIG_PCI_PNP
341 #define PCI_ENET0_IOADDR 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200342 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI2_MEM_BASE
Timur Tabi2ad6b512006-10-31 18:44:42 -0600343 #define PCI_IDSEL_NUMBER 0x0f /* IDSEL = AD15 */
344#endif
345
346#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
347
348#endif
349
350/* TSEC */
351
352#ifdef CONFIG_TSEC_ENET
Kim Phillips255a35772007-05-16 16:52:19 -0500353#define CONFIG_TSEC1
Timur Tabi2ad6b512006-10-31 18:44:42 -0600354
Kim Phillips255a35772007-05-16 16:52:19 -0500355#ifdef CONFIG_TSEC1
Andy Fleming10327dc2007-08-16 16:35:02 -0500356#define CONFIG_HAS_ETH0
Kim Phillips255a35772007-05-16 16:52:19 -0500357#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200358#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100359#define TSEC1_PHY_ADDR 0x1c /* VSC8201 uses address 0x1c */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600360#define TSEC1_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500361#define TSEC1_FLAGS TSEC_GIGABIT
Timur Tabi2ad6b512006-10-31 18:44:42 -0600362#endif
363
Kim Phillips255a35772007-05-16 16:52:19 -0500364#ifdef CONFIG_TSEC2
Timur Tabi7a78f142007-01-31 15:54:29 -0600365#define CONFIG_HAS_ETH1
Kim Phillips255a35772007-05-16 16:52:19 -0500366#define CONFIG_TSEC2_NAME "TSEC1"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200367#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Timur Tabi89c77842008-02-08 13:15:55 -0600368
Timur Tabi2ad6b512006-10-31 18:44:42 -0600369#define TSEC2_PHY_ADDR 4
370#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500371#define TSEC2_FLAGS TSEC_GIGABIT
Timur Tabi2ad6b512006-10-31 18:44:42 -0600372#endif
373
374#define CONFIG_ETHPRIME "Freescale TSEC"
375
376#endif
377
Timur Tabi2ad6b512006-10-31 18:44:42 -0600378/*
379 * Environment
380 */
Timur Tabi7a78f142007-01-31 15:54:29 -0600381#define CONFIG_ENV_OVERWRITE
382
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200383#ifndef CONFIG_SYS_RAMBOOT
Joe Hershberger396abba2011-10-11 23:57:15 -0500384 #define CONFIG_ENV_ADDR \
385 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200386 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for environment */
Joe Hershberger396abba2011-10-11 23:57:15 -0500387 #define CONFIG_ENV_SIZE 0x2000
Timur Tabi2ad6b512006-10-31 18:44:42 -0600388#else
Joe Hershberger396abba2011-10-11 23:57:15 -0500389 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
390 #define CONFIG_ENV_SIZE 0x2000
Timur Tabi2ad6b512006-10-31 18:44:42 -0600391#endif
392
393#define CONFIG_LOADS_ECHO /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200394#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600395
Jon Loeliger8ea54992007-07-04 22:30:06 -0500396/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500397 * BOOTP options
398 */
399#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger659e2f62007-07-10 09:10:49 -0500400
Timur Tabi2ad6b512006-10-31 18:44:42 -0600401/* Watchdog */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600402#undef CONFIG_WATCHDOG /* watchdog disabled */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600403
404/*
405 * Miscellaneous configurable options
406 */
Timur Tabi7a78f142007-01-31 15:54:29 -0600407
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200408#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kim Phillips05f91a62009-08-26 21:27:37 -0500409#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Timur Tabi7a78f142007-01-31 15:54:29 -0600410
Timur Tabi2ad6b512006-10-31 18:44:42 -0600411/*
412 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700413 * have to be in the first 256 MB of memory, since this is
Timur Tabi2ad6b512006-10-31 18:44:42 -0600414 * the maximum mapped by the Linux kernel during initialization.
415 */
Joe Hershberger396abba2011-10-11 23:57:15 -0500416 /* Initial Memory map for Linux*/
417#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Kevin Hao63865272016-07-08 11:25:15 +0800418#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600419
Timur Tabi7a78f142007-01-31 15:54:29 -0600420/*
421 * System performance
422 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200423#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
Joe Hershberger396abba2011-10-11 23:57:15 -0500424#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200425#define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
426#define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
427#define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
428#define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
Valeriy Glushkovc31e1322009-06-30 15:48:41 +0300429#define CONFIG_SYS_SCCR_USBMPHCM 3 /* USB MPH controller's clock */
430#define CONFIG_SYS_SCCR_USBDRCM 0 /* USB DR controller's clock */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600431
Timur Tabi7a78f142007-01-31 15:54:29 -0600432/*
433 * System IO Config
434 */
Joe Hershberger396abba2011-10-11 23:57:15 -0500435/* Needed for gigabit to work on TSEC 1 */
436#define CONFIG_SYS_SICRH SICRH_TSOBI1
437 /* USB DR as device + USB MPH as host */
438#define CONFIG_SYS_SICRL (SICRL_LDP_A | SICRL_USB1)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600439
Kim Phillips1a2e2032010-04-20 19:37:54 -0500440#define CONFIG_SYS_HID0_INIT 0x00000000
441#define CONFIG_SYS_HID0_FINAL HID0_ENABLE_INSTRUCTION_CACHE
Timur Tabi2ad6b512006-10-31 18:44:42 -0600442
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200443#define CONFIG_SYS_HID2 HID2_HBE
Timur Tabi2ad6b512006-10-31 18:44:42 -0600444
Jon Loeliger8ea54992007-07-04 22:30:06 -0500445#if defined(CONFIG_CMD_KGDB)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600446#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600447#endif
448
Timur Tabi2ad6b512006-10-31 18:44:42 -0600449/*
450 * Environment Configuration
451 */
452#define CONFIG_ENV_OVERWRITE
453
Joe Hershberger396abba2011-10-11 23:57:15 -0500454#define CONFIG_NETDEV "eth0"
Timur Tabi2ad6b512006-10-31 18:44:42 -0600455
Timur Tabi7a78f142007-01-31 15:54:29 -0600456/* Default path and filenames */
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000457#define CONFIG_ROOTPATH "/nfsroot/rootfs"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000458#define CONFIG_BOOTFILE "uImage"
Joe Hershberger396abba2011-10-11 23:57:15 -0500459 /* U-Boot image on TFTP server */
460#define CONFIG_UBOOTPATH "u-boot.bin"
Timur Tabi2ad6b512006-10-31 18:44:42 -0600461
Mario Six4cb06d32019-01-21 09:17:44 +0100462#ifdef CONFIG_TARGET_MPC8349ITX
Joe Hershberger396abba2011-10-11 23:57:15 -0500463#define CONFIG_FDTFILE "mpc8349emitx.dtb"
Timur Tabi2ad6b512006-10-31 18:44:42 -0600464#else
Joe Hershberger396abba2011-10-11 23:57:15 -0500465#define CONFIG_FDTFILE "mpc8349emitxgp.dtb"
Timur Tabi2ad6b512006-10-31 18:44:42 -0600466#endif
467
Timur Tabi7a78f142007-01-31 15:54:29 -0600468
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100469#define CONFIG_EXTRA_ENV_SETTINGS \
Simon Glass83302fb2016-10-17 20:12:38 -0600470 "console=" __stringify(CONSOLE) "\0" \
Joe Hershberger396abba2011-10-11 23:57:15 -0500471 "netdev=" CONFIG_NETDEV "\0" \
472 "uboot=" CONFIG_UBOOTPATH "\0" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200473 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut5368c552012-09-23 17:41:24 +0200474 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
475 " +$filesize; " \
476 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
477 " +$filesize; " \
478 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
479 " $filesize; " \
480 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
481 " +$filesize; " \
482 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
483 " $filesize\0" \
Kim Phillips05f91a62009-08-26 21:27:37 -0500484 "fdtaddr=780000\0" \
Joe Hershberger396abba2011-10-11 23:57:15 -0500485 "fdtfile=" CONFIG_FDTFILE "\0"
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600486
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100487#define CONFIG_NFSBOOTCOMMAND \
Timur Tabi7a78f142007-01-31 15:54:29 -0600488 "setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath" \
Joe Hershberger396abba2011-10-11 23:57:15 -0500489 " ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off "\
Timur Tabi7a78f142007-01-31 15:54:29 -0600490 " console=$console,$baudrate $othbootargs; " \
491 "tftp $loadaddr $bootfile;" \
492 "tftp $fdtaddr $fdtfile;" \
493 "bootm $loadaddr - $fdtaddr"
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600494
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100495#define CONFIG_RAMBOOTCOMMAND \
Timur Tabi7a78f142007-01-31 15:54:29 -0600496 "setenv bootargs root=/dev/ram rw" \
497 " console=$console,$baudrate $othbootargs; " \
498 "tftp $ramdiskaddr $ramdiskfile;" \
499 "tftp $loadaddr $bootfile;" \
500 "tftp $fdtaddr $fdtfile;" \
501 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Timur Tabi2ad6b512006-10-31 18:44:42 -0600502
Timur Tabi2ad6b512006-10-31 18:44:42 -0600503#endif