blob: 0c6b1e89fc1116ebd22a9826b03268881f70b82d [file] [log] [blame]
Ilya Yanok4ab779c2012-02-07 23:30:22 +00001/*
2 * Copyright (C) 2011 Ilya Yanok, Emcraft Systems
3 *
4 * Based on omap3_evm_config.h
5 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Ilya Yanok4ab779c2012-02-07 23:30:22 +00007 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12/*
13 * High Level Configuration Options
14 */
15#define CONFIG_OMAP /* in a TI OMAP core */
Ilya Yanok4ab779c2012-02-07 23:30:22 +000016#define CONFIG_OMAP3_MCX /* working with mcx */
Marek Vasut308252a2012-07-21 05:02:23 +000017#define CONFIG_OMAP_GPIO
Nishanth Menonc6f90e12015-03-09 17:12:08 -050018/* Common ARM Erratas */
19#define CONFIG_ARM_ERRATA_454179
20#define CONFIG_ARM_ERRATA_430973
21#define CONFIG_ARM_ERRATA_621766
Ilya Yanok4ab779c2012-02-07 23:30:22 +000022
23#define MACH_TYPE_MCX 3656
24#define CONFIG_MACH_TYPE MACH_TYPE_MCX
Stefano Babic3ae6abb2012-06-13 22:34:44 +000025#define CONFIG_BOARD_LATE_INIT
Ilya Yanok4ab779c2012-02-07 23:30:22 +000026
Ilya Yanok4ab779c2012-02-07 23:30:22 +000027#define CONFIG_EMIF4 /* The chip has EMIF4 controller */
28
29#include <asm/arch/cpu.h> /* get chip and board defs */
Nishanth Menon987ec582015-03-09 17:12:04 -050030#include <asm/arch/omap.h>
Ilya Yanok4ab779c2012-02-07 23:30:22 +000031
Ilya Yanok4ab779c2012-02-07 23:30:22 +000032/*
33 * Leave it at 0x80008000 to allow booting new u-boot.bin with X-loader
34 * and older u-boot.bin with the new U-Boot SPL.
35 */
36#define CONFIG_SYS_TEXT_BASE 0x80008000
37
Ilya Yanok4ab779c2012-02-07 23:30:22 +000038/* Clock Defines */
39#define V_OSCK 26000000 /* Clock output from T2 */
40#define V_SCLK (V_OSCK >> 1)
41
42#define CONFIG_MISC_INIT_R
43
44#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
45#define CONFIG_SETUP_MEMORY_TAGS
46#define CONFIG_INITRD_TAG
47#define CONFIG_REVISION_TAG
48
49/*
50 * Size of malloc() pool
51 */
52#define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */
53#define CONFIG_SYS_MALLOC_LEN (1024 << 10)
54/*
55 * DDR related
56 */
57#define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024)
58
59/*
60 * Hardware drivers
61 */
62
63/*
64 * NS16550 Configuration
65 */
66#define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
67
Ilya Yanok4ab779c2012-02-07 23:30:22 +000068#define CONFIG_SYS_NS16550_SERIAL
69#define CONFIG_SYS_NS16550_REG_SIZE (-4)
70#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
71
72/*
73 * select serial console configuration
74 */
75#define CONFIG_CONS_INDEX 3
76#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
77#define CONFIG_SERIAL3 3 /* UART3 */
78
79/* allow to overwrite serial and ethaddr */
80#define CONFIG_ENV_OVERWRITE
81#define CONFIG_BAUDRATE 115200
82#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
83 115200}
84#define CONFIG_MMC
85#define CONFIG_OMAP_HSMMC
86#define CONFIG_GENERIC_MMC
87#define CONFIG_DOS_PARTITION
88
89/* EHCI */
Stefano Babic92671102014-02-14 12:51:25 +010090#define CONFIG_OMAP3_GPIO_2
Ilya Yanok4ab779c2012-02-07 23:30:22 +000091#define CONFIG_OMAP3_GPIO_5
92#define CONFIG_USB_EHCI
93#define CONFIG_USB_EHCI_OMAP
Stefano Babic8c735b92012-10-16 04:07:04 +000094#define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO 57
Ilya Yanok4ab779c2012-02-07 23:30:22 +000095#define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 3
Stefano Babic01d10aa2015-07-26 15:18:14 +020096#define CONFIG_USB_HOST_ETHER
97#define CONFIG_USB_ETHER_ASIX
98#define CONFIG_USB_ETHER_MCS7830
Ilya Yanok4ab779c2012-02-07 23:30:22 +000099
100/* commands to include */
Ilya Yanok4ab779c2012-02-07 23:30:22 +0000101#define CONFIG_CMD_JFFS2 /* JFFS2 Support */
102
103#define CONFIG_CMD_DATE
Ilya Yanok4ab779c2012-02-07 23:30:22 +0000104#define CONFIG_CMD_NAND /* NAND support */
Ilya Yanok4ab779c2012-02-07 23:30:22 +0000105#define CONFIG_CMD_UBIFS
106#define CONFIG_RBTREE
107#define CONFIG_LZO
108#define CONFIG_MTD_PARTITIONS
109#define CONFIG_MTD_DEVICE
110#define CONFIG_CMD_MTDPARTS
111
Ilya Yanok4ab779c2012-02-07 23:30:22 +0000112#define CONFIG_SYS_NO_FLASH
Heiko Schocher6789e842013-10-22 11:03:18 +0200113#define CONFIG_SYS_I2C
114#define CONFIG_SYS_OMAP24_I2C_SPEED 100000
115#define CONFIG_SYS_OMAP24_I2C_SLAVE 1
116#define CONFIG_SYS_I2C_OMAP34XX
Ilya Yanok4ab779c2012-02-07 23:30:22 +0000117
118/* RTC */
119#define CONFIG_RTC_DS1337
120#define CONFIG_SYS_I2C_RTC_ADDR 0x68
121
Ilya Yanok4ab779c2012-02-07 23:30:22 +0000122/*
123 * Board NAND Info.
124 */
125#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
126 /* to access nand */
127#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
128 /* to access */
129 /* nand at CS0 */
130
131#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */
132 /* NAND devices */
Ilya Yanok4ab779c2012-02-07 23:30:22 +0000133#define CONFIG_JFFS2_NAND
134/* nand device jffs2 lives on */
135#define CONFIG_JFFS2_DEV "nand0"
136/* start of jffs2 partition */
137#define CONFIG_JFFS2_PART_OFFSET 0x680000
138#define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */
139
140/* Environment information */
Ilya Yanok4ab779c2012-02-07 23:30:22 +0000141
142#define CONFIG_BOOTFILE "uImage"
143
Stefano Babicf89a8b62012-06-13 22:34:43 +0000144/* Setup MTD for NAND on the SOM */
145#define MTDIDS_DEFAULT "nand0=omap2-nand.0"
146#define MTDPARTS_DEFAULT "mtdparts=omap2-nand.0:512k(MLO)," \
147 "1m(u-boot),256k(env1)," \
148 "256k(env2),6m(kernel),6m(k_recovery)," \
149 "8m(fs_recovery),-(common_data)"
150
151#define CONFIG_HOSTNAME mcx
Ilya Yanok4ab779c2012-02-07 23:30:22 +0000152#define CONFIG_EXTRA_ENV_SETTINGS \
Stefano Babicf89a8b62012-06-13 22:34:43 +0000153 "adddbg=setenv bootargs ${bootargs} trace_buf_size=64M\0" \
154 "adddebug=setenv bootargs ${bootargs} earlyprintk=serial\0" \
155 "addeth=setenv bootargs ${bootargs} ethaddr=${ethaddr}\0" \
156 "addfb=setenv bootargs ${bootargs} vram=6M " \
157 "omapfb.vram=1:2M,2:2M,3:2M omapdss.def_disp=lcd\0" \
158 "addip_sta=setenv bootargs ${bootargs} " \
159 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
160 "${netmask}:${hostname}:eth0:off\0" \
161 "addip_dyn=setenv bootargs ${bootargs} ip=dhcp\0" \
162 "addip=if test -n ${ipdyn};then run addip_dyn;" \
163 "else run addip_sta;fi\0" \
164 "addmisc=setenv bootargs ${bootargs} ${misc}\0" \
165 "addtty=setenv bootargs ${bootargs} " \
166 "console=${consoledev},${baudrate}\0" \
167 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
168 "baudrate=115200\0" \
169 "consoledev=ttyO2\0" \
Anatolij Gustschin4a8c3f62014-10-24 20:13:51 +0200170 "hostname=" __stringify(CONFIG_HOSTNAME) "\0" \
Stefano Babicf89a8b62012-06-13 22:34:43 +0000171 "loadaddr=0x82000000\0" \
172 "load=tftp ${loadaddr} ${u-boot}\0" \
173 "load_k=tftp ${loadaddr} ${bootfile}\0" \
174 "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \
175 "loadmlo=tftp ${loadaddr} ${mlo}\0" \
Anatolij Gustschin4a8c3f62014-10-24 20:13:51 +0200176 "mlo=" __stringify(CONFIG_HOSTNAME) "/MLO\0" \
Stefano Babicf89a8b62012-06-13 22:34:43 +0000177 "mmcargs=root=/dev/mmcblk0p2 rw " \
178 "rootfstype=ext3 rootwait\0" \
179 "mmcboot=echo Booting from mmc ...; " \
180 "run mmcargs; " \
181 "run addip addtty addmtd addfb addeth addmisc;" \
182 "run loaduimage; " \
183 "bootm ${loadaddr}\0" \
184 "net_nfs=run load_k; " \
185 "run nfsargs; " \
186 "run addip addtty addmtd addfb addeth addmisc;" \
187 "bootm ${loadaddr}\0" \
188 "nfsargs=setenv bootargs root=/dev/nfs rw " \
189 "nfsroot=${serverip}:${rootpath}\0" \
Anatolij Gustschin4a8c3f62014-10-24 20:13:51 +0200190 "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.img\0" \
Stefano Babicf89a8b62012-06-13 22:34:43 +0000191 "uboot_addr=0x80000\0" \
192 "update=nandecc sw;nand erase ${uboot_addr} 100000;" \
193 "nand write ${loadaddr} ${uboot_addr} 80000\0" \
194 "updatemlo=nandecc hw;nand erase 0 20000;" \
195 "nand write ${loadaddr} 0 20000\0" \
196 "upd=if run load;then echo Updating u-boot;if run update;" \
197 "then echo U-Boot updated;" \
198 "else echo Error updating u-boot !;" \
199 "echo Board without bootloader !!;" \
200 "fi;" \
201 "else echo U-Boot not downloaded..exiting;fi\0" \
202 "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \
203 "bootscript=echo Running bootscript from mmc ...; " \
204 "source ${loadaddr}\0" \
205 "nandargs=setenv bootargs ubi.mtd=7 " \
206 "root=ubi0:rootfs rootfstype=ubifs\0" \
207 "nandboot=echo Booting from nand ...; " \
208 "run nandargs; " \
209 "ubi part nand0,4;" \
210 "ubi readvol ${loadaddr} kernel;" \
Stefano Babice47c9e82012-10-16 04:07:03 +0000211 "run addtty addmtd addfb addeth addmisc;" \
Stefano Babicf89a8b62012-06-13 22:34:43 +0000212 "bootm ${loadaddr}\0" \
Stefano Babic8f1fae22012-10-20 23:56:07 +0000213 "preboot=ubi part nand0,7;" \
214 "ubi readvol ${loadaddr} splash;" \
215 "bmp display ${loadaddr};" \
216 "gpio set 55\0" \
Stefano Babice47c9e82012-10-16 04:07:03 +0000217 "swupdate_args=setenv bootargs root=/dev/ram " \
218 "quiet loglevel=1 " \
219 "consoleblank=0 ${swupdate_misc}\0" \
Stefano Babicf89a8b62012-06-13 22:34:43 +0000220 "swupdate=echo Running Sw-Update...;" \
221 "if printenv mtdparts;then echo Starting SwUpdate...; " \
222 "else mtdparts default;fi; " \
223 "ubi part nand0,5;" \
224 "ubi readvol 0x82000000 kernel_recovery;" \
Stefano Babice47c9e82012-10-16 04:07:03 +0000225 "ubi part nand0,6;" \
226 "ubi readvol 0x84000000 fs_recovery;" \
Stefano Babicf89a8b62012-06-13 22:34:43 +0000227 "run swupdate_args; " \
228 "setenv bootargs ${bootargs} " \
229 "${mtdparts} " \
230 "vram=6M omapfb.vram=1:2M,2:2M,3:2M " \
231 "omapdss.def_disp=lcd;" \
Stefano Babica5d64db2014-02-14 12:51:27 +0100232 "bootm 0x82000000 0x84000000\0" \
233 "bootcmd=mmc rescan;if fatload mmc 0 82000000 loadbootscr.scr;" \
234 "then source 82000000;else run nandboot;fi\0"
Ilya Yanok4ab779c2012-02-07 23:30:22 +0000235
236#define CONFIG_AUTO_COMPLETE
Detlev Zundel48a4ee52012-02-08 04:49:02 +0000237#define CONFIG_CMDLINE_EDITING
238
Ilya Yanok4ab779c2012-02-07 23:30:22 +0000239/*
240 * Miscellaneous configurable options
241 */
Ilya Yanok4ab779c2012-02-07 23:30:22 +0000242#define CONFIG_SYS_LONGHELP /* undef to save memory */
Stefano Babic992a27d2012-06-13 22:34:41 +0000243#define CONFIG_SYS_CBSIZE 1024/* Console I/O Buffer Size */
Ilya Yanok4ab779c2012-02-07 23:30:22 +0000244/* Print Buffer Size */
245#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
246 sizeof(CONFIG_SYS_PROMPT) + 16)
247#define CONFIG_SYS_MAXARGS 16 /* max number of command */
248 /* args */
249/* Boot Argument Buffer Size */
250#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
251/* memtest works on */
252#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
253#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
254 0x01F00000) /* 31MB */
255
256#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
257 /* address */
Stefano Babic8f1fae22012-10-20 23:56:07 +0000258#define CONFIG_PREBOOT
Ilya Yanok4ab779c2012-02-07 23:30:22 +0000259
260/*
261 * AM3517 has 12 GP timers, they can be driven by the system clock
262 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
263 * This rate is divided by a local divisor.
264 */
265#define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
266#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
Ilya Yanok4ab779c2012-02-07 23:30:22 +0000267
268/*
Ilya Yanok4ab779c2012-02-07 23:30:22 +0000269 * Physical Memory Map
270 */
271#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
272#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Ilya Yanok4ab779c2012-02-07 23:30:22 +0000273#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
274
275/*
276 * FLASH and environment organization
277 */
278
279/* **** PISMO SUPPORT *** */
Stefano Babic62321e22015-07-26 15:18:13 +0200280#define CONFIG_NAND
281#define CONFIG_SYS_NAND_BUSWIDTH_16BIT
Ilya Yanok4ab779c2012-02-07 23:30:22 +0000282#define CONFIG_NAND_OMAP_GPMC
Stefano Babic62321e22015-07-26 15:18:13 +0200283#define CONFIG_NAND_OMAP_GPMC_PREFETCH
Ilya Yanok4ab779c2012-02-07 23:30:22 +0000284#define CONFIG_ENV_IS_IN_NAND
Stefano Babicf89a8b62012-06-13 22:34:43 +0000285#define SMNAND_ENV_OFFSET 0x180000 /* environment starts here */
Ilya Yanok4ab779c2012-02-07 23:30:22 +0000286
Stefano Babicf89a8b62012-06-13 22:34:43 +0000287/* Redundant Environment */
Ilya Yanok4ab779c2012-02-07 23:30:22 +0000288#define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
289#define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
290#define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
Stefano Babicf89a8b62012-06-13 22:34:43 +0000291#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \
292 2 * CONFIG_SYS_ENV_SECT_SIZE)
293#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
Ilya Yanok4ab779c2012-02-07 23:30:22 +0000294
295/* Flash banks JFFS2 should use */
296#define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
297 CONFIG_SYS_MAX_NAND_DEVICE)
298#define CONFIG_SYS_JFFS2_MEM_NAND
299/* use flash_info[2] */
300#define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
301#define CONFIG_SYS_JFFS2_NUM_BANKS 1
302
303#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
304#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
305#define CONFIG_SYS_INIT_RAM_SIZE 0x800
306#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
307 CONFIG_SYS_INIT_RAM_SIZE - \
308 GENERATED_GBL_DATA_SIZE)
309
310/* Defines for SPL */
Tom Rini47f7bca2012-08-13 12:03:19 -0700311#define CONFIG_SPL_FRAMEWORK
Tom Rinid7cb93b2012-08-14 12:26:08 -0700312#define CONFIG_SPL_BOARD_INIT
Ilya Yanok4ab779c2012-02-07 23:30:22 +0000313#define CONFIG_SPL_NAND_SIMPLE
Ilya Yanok4ab779c2012-02-07 23:30:22 +0000314
Scott Wood6f2f01b2012-09-20 19:09:07 -0500315#define CONFIG_SPL_NAND_BASE
316#define CONFIG_SPL_NAND_DRIVERS
317#define CONFIG_SPL_NAND_ECC
Tom Rini983e3702016-11-07 21:34:54 -0500318#define CONFIG_SPL_LDSCRIPT "arch/arm/mach-omap2/u-boot-spl.lds"
Ilya Yanok4ab779c2012-02-07 23:30:22 +0000319
320#define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/
Tom Rinie0820cc2012-05-08 07:29:31 +0000321#define CONFIG_SPL_MAX_SIZE (54 * 1024) /* 8 KB for stack */
Ilya Yanok4ab779c2012-02-07 23:30:22 +0000322#define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK
323
324/* move malloc and bss high to prevent clashing with the main image */
325#define CONFIG_SYS_SPL_MALLOC_START 0x8f000000
326#define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000
327#define CONFIG_SPL_BSS_START_ADDR 0x8f080000 /* end of RAM */
328#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
329
Paul Kocialkowskie2ccdf82014-11-08 23:14:55 +0100330#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
Guillaume GARDET205b4f32014-10-15 17:53:11 +0200331#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Ilya Yanok4ab779c2012-02-07 23:30:22 +0000332
333/* NAND boot config */
334#define CONFIG_SYS_NAND_PAGE_COUNT 64
335#define CONFIG_SYS_NAND_PAGE_SIZE 2048
336#define CONFIG_SYS_NAND_OOBSIZE 64
337#define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
338#define CONFIG_SYS_NAND_5_ADDR_CYCLE
339#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
340#define CONFIG_SYS_NAND_ECCPOS {40, 41, 42, 43, 44, 45, 46, 47,\
341 48, 49, 50, 51, 52, 53, 54, 55,\
342 56, 57, 58, 59, 60, 61, 62, 63}
343#define CONFIG_SYS_NAND_ECCSIZE 256
344#define CONFIG_SYS_NAND_ECCBYTES 3
pekon gupta3f719062013-11-18 19:03:01 +0530345#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_SW
Stefano Babic92671102014-02-14 12:51:25 +0100346#define CONFIG_SPL_NAND_SOFTECC
Ilya Yanok4ab779c2012-02-07 23:30:22 +0000347
Ilya Yanok4ab779c2012-02-07 23:30:22 +0000348#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
349
350#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
351
352/*
353 * ethernet support
354 *
355 */
356#if defined(CONFIG_CMD_NET)
357#define CONFIG_DRIVER_TI_EMAC
358#define CONFIG_DRIVER_TI_EMAC_USE_RMII
359#define CONFIG_MII
Ilya Yanok4ab779c2012-02-07 23:30:22 +0000360#define CONFIG_BOOTP_DNS
361#define CONFIG_BOOTP_DNS2
362#define CONFIG_BOOTP_SEND_HOSTNAME
363#define CONFIG_NET_RETRY_COUNT 10
364#endif
365
Stefano Babic8f1fae22012-10-20 23:56:07 +0000366#define CONFIG_SPLASH_SCREEN
367#define CONFIG_VIDEO_BMP_RLE8
368#define CONFIG_CMD_BMP
369#define CONFIG_VIDEO_OMAP3
Stefano Babic8f1fae22012-10-20 23:56:07 +0000370
Ilya Yanok4ab779c2012-02-07 23:30:22 +0000371#endif /* __CONFIG_H */