blob: 41058f88cf99ef0db75214cafd5d08e51911e750 [file] [log] [blame]
Stefan Roese8a316c92005-08-01 16:49:12 +02001/*
Stefan Roese8b395012007-04-29 14:13:01 +02002 * (C) Copyright 2005-2007
Stefan Roese8a316c92005-08-01 16:49:12 +02003 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/************************************************************************
25 * bamboo.h - configuration for BAMBOO board
26 ***********************************************************************/
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
30/*-----------------------------------------------------------------------
31 * High Level Configuration Options
32 *----------------------------------------------------------------------*/
Stefan Roese17f50f222005-08-04 17:09:16 +020033#define CONFIG_BAMBOO 1 /* Board is BAMBOO */
Stefan Roese846b0dd2005-08-08 12:42:22 +020034#define CONFIG_440EP 1 /* Specific PPC440EP support */
Grzegorz Bernackiefa35cf2007-06-15 11:19:28 +020035#define CONFIG_440 1 /* ... PPC440 family */
Stefan Roese17f50f222005-08-04 17:09:16 +020036#define CONFIG_4xx 1 /* ... PPC4xx family */
Stefan Roese8a316c92005-08-01 16:49:12 +020037#define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
38
Stefan Roese490f2042008-06-06 15:55:03 +020039/*
40 * Include common defines/options for all AMCC eval boards
41 */
42#define CONFIG_HOSTNAME bamboo
43#include "amcc-common.h"
44
Stefan Roesec57c7982005-08-11 17:56:56 +020045#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
46
47/*
48 * Please note that, if NAND support is enabled, the 2nd ethernet port
49 * can't be used because of pin multiplexing. So, if you want to use the
50 * 2nd ethernet port you have to "undef" the following define.
51 */
52#define CONFIG_BAMBOO_NAND 1 /* enable nand flash support */
53
Stefan Roese8a316c92005-08-01 16:49:12 +020054/*-----------------------------------------------------------------------
55 * Base addresses -- Note these are effective addresses where the
56 * actual resources get mapped (not physical addresses)
57 *----------------------------------------------------------------------*/
Stefan Roese17f50f222005-08-04 17:09:16 +020058#define CFG_FLASH_BASE 0xfff00000 /* start of FLASH */
59#define CFG_PCI_MEMBASE 0xa0000000 /* mapped pci memory*/
60#define CFG_PCI_MEMBASE1 CFG_PCI_MEMBASE + 0x10000000
61#define CFG_PCI_MEMBASE2 CFG_PCI_MEMBASE1 + 0x10000000
62#define CFG_PCI_MEMBASE3 CFG_PCI_MEMBASE2 + 0x10000000
Stefan Roese8a316c92005-08-01 16:49:12 +020063
64/*Don't change either of these*/
Stefan Roese17f50f222005-08-04 17:09:16 +020065#define CFG_PERIPHERAL_BASE 0xef600000 /* internal peripherals*/
66#define CFG_PCI_BASE 0xe0000000 /* internal PCI regs*/
Stefan Roese8a316c92005-08-01 16:49:12 +020067/*Don't change either of these*/
68
Stefan Roese17f50f222005-08-04 17:09:16 +020069#define CFG_USB_DEVICE 0x50000000
70#define CFG_NVRAM_BASE_ADDR 0x80000000
Stefan Roesec57c7982005-08-11 17:56:56 +020071#define CFG_BOOT_BASE_ADDR 0xf0000000
72#define CFG_NAND_ADDR 0x90000000
73#define CFG_NAND2_ADDR 0x94000000
Stefan Roese8a316c92005-08-01 16:49:12 +020074
75/*-----------------------------------------------------------------------
76 * Initial RAM & stack pointer (placed in SDRAM)
77 *----------------------------------------------------------------------*/
Stefan Roese887e2ec2006-09-07 11:51:23 +020078#define CFG_INIT_RAM_DCACHE 1 /* d-cache as init ram */
Wolfgang Denk1636d1c2007-06-22 23:59:00 +020079#define CFG_INIT_RAM_ADDR 0x70000000 /* DCache */
Stefan Roese3d9569b2005-11-27 19:36:26 +010080#define CFG_INIT_RAM_END (4 << 10)
Wolfgang Denk1636d1c2007-06-22 23:59:00 +020081#define CFG_GBL_DATA_SIZE 256 /* num bytes initial data */
Stefan Roese8a316c92005-08-01 16:49:12 +020082#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
83#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
84
Stefan Roese8a316c92005-08-01 16:49:12 +020085/*-----------------------------------------------------------------------
86 * Serial Port
87 *----------------------------------------------------------------------*/
88#define CFG_EXT_SERIAL_CLOCK 11059200 /* use external 11.059MHz clk */
Stefan Roese17f50f222005-08-04 17:09:16 +020089/* define this if you want console on UART1 */
Stefan Roese8a316c92005-08-01 16:49:12 +020090#undef CONFIG_UART1_CONSOLE
91
Stefan Roese8a316c92005-08-01 16:49:12 +020092/*-----------------------------------------------------------------------
93 * NVRAM/RTC
94 *
95 * NOTE: The RTC registers are located at 0x7FFF0 - 0x7FFFF
96 * The DS1558 code assumes this condition
97 *
98 *----------------------------------------------------------------------*/
Stefan Roesec57c7982005-08-11 17:56:56 +020099#define CFG_NVRAM_SIZE (0x2000 - 0x10) /* NVRAM size(8k)- RTC regs */
Stefan Roese17f50f222005-08-04 17:09:16 +0200100#define CONFIG_RTC_DS1556 1 /* DS1556 RTC */
101
102/*-----------------------------------------------------------------------
103 * Environment
104 *----------------------------------------------------------------------*/
Stefan Roesecf959c72007-06-01 15:27:11 +0200105#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
Stefan Roese17f50f222005-08-04 17:09:16 +0200106#define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
107#else
Stefan Roesecf959c72007-06-01 15:27:11 +0200108#define CFG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
109#define CFG_ENV_IS_EMBEDDED 1 /* use embedded environment */
Stefan Roese17f50f222005-08-04 17:09:16 +0200110#endif
Stefan Roese8a316c92005-08-01 16:49:12 +0200111
112/*-----------------------------------------------------------------------
113 * FLASH related
114 *----------------------------------------------------------------------*/
Wolfgang Denk1636d1c2007-06-22 23:59:00 +0200115#define CFG_MAX_FLASH_BANKS 3 /* number of banks */
116#define CFG_MAX_FLASH_SECT 256 /* sectors per device */
Stefan Roese8a316c92005-08-01 16:49:12 +0200117
118#undef CFG_FLASH_CHECKSUM
119#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
Stefan Roese8a316c92005-08-01 16:49:12 +0200120#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
121
Stefan Roese17f50f222005-08-04 17:09:16 +0200122#define CFG_FLASH_ADDR0 0x555
123#define CFG_FLASH_ADDR1 0x2aa
124#define CFG_FLASH_WORD_SIZE unsigned char
125
Wolfgang Denk1636d1c2007-06-22 23:59:00 +0200126#define CFG_FLASH_2ND_16BIT_DEV 1 /* bamboo has 8 and 16bit device */
127#define CFG_FLASH_2ND_ADDR 0x87800000 /* bamboo has 8 and 16bit device */
Stefan Roese17f50f222005-08-04 17:09:16 +0200128
129#ifdef CFG_ENV_IS_IN_FLASH
Wolfgang Denk1636d1c2007-06-22 23:59:00 +0200130#define CFG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
Stefan Roesecf959c72007-06-01 15:27:11 +0200131#define CFG_ENV_ADDR ((-CFG_MONITOR_LEN)-CFG_ENV_SECT_SIZE)
Stefan Roesec57c7982005-08-11 17:56:56 +0200132#define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
Stefan Roese17f50f222005-08-04 17:09:16 +0200133
Stefan Roese17f50f222005-08-04 17:09:16 +0200134/* Address and size of Redundant Environment Sector */
135#define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
136#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
Stefan Roese17f50f222005-08-04 17:09:16 +0200137#endif /* CFG_ENV_IS_IN_FLASH */
Stefan Roese8a316c92005-08-01 16:49:12 +0200138
Stefan Roesecf959c72007-06-01 15:27:11 +0200139/*
140 * IPL (Initial Program Loader, integrated inside CPU)
141 * Will load first 4k from NAND (SPL) into cache and execute it from there.
142 *
143 * SPL (Secondary Program Loader)
144 * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
145 * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
146 * controller and the NAND controller so that the special U-Boot image can be
147 * loaded from NAND to SDRAM.
148 *
149 * NUB (NAND U-Boot)
150 * This NAND U-Boot (NUB) is a special U-Boot version which can be started
151 * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
152 *
153 * On 440EPx the SPL is copied to SDRAM before the NAND controller is
154 * set up. While still running from cache, I experienced problems accessing
155 * the NAND controller. sr - 2006-08-25
156 */
157#define CFG_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
158#define CFG_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
159#define CFG_NAND_BOOT_SPL_DST 0x00800000 /* Copy SPL here */
160#define CFG_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
161#define CFG_NAND_U_BOOT_START CFG_NAND_U_BOOT_DST /* Start NUB from this addr */
162#define CFG_NAND_BOOT_SPL_DELTA (CFG_NAND_BOOT_SPL_SRC - CFG_NAND_BOOT_SPL_DST)
163
164/*
165 * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
166 */
167#define CFG_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */
168#define CFG_NAND_U_BOOT_SIZE (384 << 10) /* Size of RAM U-Boot image */
169
170/*
171 * Now the NAND chip has to be defined (no autodetection used!)
172 */
173#define CFG_NAND_PAGE_SIZE 512 /* NAND chip page size */
174#define CFG_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */
175#define CFG_NAND_PAGE_COUNT 32 /* NAND chip page count */
176#define CFG_NAND_BAD_BLOCK_POS 5 /* Location of bad block marker */
177#define CFG_NAND_4_ADDR_CYCLE 1 /* Fourth addr used (>32MB) */
178
179#define CFG_NAND_ECCSIZE 256
180#define CFG_NAND_ECCBYTES 3
181#define CFG_NAND_ECCSTEPS (CFG_NAND_PAGE_SIZE / CFG_NAND_ECCSIZE)
182#define CFG_NAND_OOBSIZE 16
183#define CFG_NAND_ECCTOTAL (CFG_NAND_ECCBYTES * CFG_NAND_ECCSTEPS)
184#define CFG_NAND_ECCPOS {0, 1, 2, 3, 6, 7}
185
186#ifdef CFG_ENV_IS_IN_NAND
187/*
188 * For NAND booting the environment is embedded in the U-Boot image. Please take
189 * look at the file board/amcc/sequoia/u-boot-nand.lds for details.
190 */
191#define CFG_ENV_SIZE CFG_NAND_BLOCK_SIZE
192#define CFG_ENV_OFFSET (CFG_NAND_U_BOOT_OFFS + CFG_ENV_SIZE)
193#define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET + CFG_ENV_SIZE)
194#endif
195
Stefan Roese8a316c92005-08-01 16:49:12 +0200196/*-----------------------------------------------------------------------
Stefan Roese8b395012007-04-29 14:13:01 +0200197 * NAND FLASH
Stefan Roesec57c7982005-08-11 17:56:56 +0200198 *----------------------------------------------------------------------*/
Stefan Roesecf959c72007-06-01 15:27:11 +0200199#define CFG_MAX_NAND_DEVICE 2
200#define NAND_MAX_CHIPS CFG_MAX_NAND_DEVICE
Stefan Roese8b395012007-04-29 14:13:01 +0200201#define CFG_NAND_BASE (CFG_NAND_ADDR + CFG_NAND_CS)
Stefan Roesecf959c72007-06-01 15:27:11 +0200202#define CFG_NAND_BASE_LIST { CFG_NAND_BASE, CFG_NAND_ADDR + 2 }
Stefan Roese8b395012007-04-29 14:13:01 +0200203#define CFG_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
Stefan Roesec57c7982005-08-11 17:56:56 +0200204
Stefan Roesecf959c72007-06-01 15:27:11 +0200205#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
206#define CFG_NAND_CS 1
207#else
208#define CFG_NAND_CS 0 /* NAND chip connected to CSx */
209/* Memory Bank 0 (NAND-FLASH) initialization */
210#define CFG_EBC_PB0AP 0x018003c0
211#define CFG_EBC_PB0CR (CFG_NAND_ADDR | 0x1c000)
212#endif
213
Stefan Roesec57c7982005-08-11 17:56:56 +0200214/*-----------------------------------------------------------------------
Stefan Roese8a316c92005-08-01 16:49:12 +0200215 * DDR SDRAM
Stefan Roese17f50f222005-08-04 17:09:16 +0200216 *----------------------------------------------------------------------------- */
217#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for setup */
Stefan Roesefd49bf02005-11-15 16:04:58 +0100218#undef CONFIG_DDR_ECC /* don't use ECC */
219#define CFG_SIMULATE_SPD_EEPROM 0xff /* simulate spd eeprom on this address */
Stefan Roesecf959c72007-06-01 15:27:11 +0200220#define SPD_EEPROM_ADDRESS {CFG_SIMULATE_SPD_EEPROM, 0x50, 0x51}
221#define CFG_MBYTES_SDRAM (64) /* 64MB fixed size for early-sdram-init */
Eugene OBriend2f68002007-07-31 10:24:56 +0200222#define CONFIG_PROG_SDRAM_TLB
Stefan Roese8a316c92005-08-01 16:49:12 +0200223
224/*-----------------------------------------------------------------------
225 * I2C
226 *----------------------------------------------------------------------*/
Stefan Roese8a316c92005-08-01 16:49:12 +0200227#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
Stefan Roese8a316c92005-08-01 16:49:12 +0200228
Stefan Roese8a316c92005-08-01 16:49:12 +0200229#define CFG_I2C_MULTI_EEPROMS
Stefan Roese8a316c92005-08-01 16:49:12 +0200230#define CFG_I2C_EEPROM_ADDR (0xa8>>1)
231#define CFG_I2C_EEPROM_ADDR_LEN 1
232#define CFG_EEPROM_PAGE_WRITE_ENABLE
233#define CFG_EEPROM_PAGE_WRITE_BITS 3
234#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
235
Stefan Roese17f50f222005-08-04 17:09:16 +0200236#ifdef CFG_ENV_IS_IN_EEPROM
237#define CFG_ENV_SIZE 0x200 /* Size of Environment vars */
238#define CFG_ENV_OFFSET 0x0
239#endif /* CFG_ENV_IS_IN_EEPROM */
240
Stefan Roese490f2042008-06-06 15:55:03 +0200241/*
242 * Default environment variables
243 */
Stefan Roese17f50f222005-08-04 17:09:16 +0200244#define CONFIG_EXTRA_ENV_SETTINGS \
Stefan Roese490f2042008-06-06 15:55:03 +0200245 CONFIG_AMCC_DEF_ENV \
246 CONFIG_AMCC_DEF_ENV_POWERPC \
247 CONFIG_AMCC_DEF_ENV_PPC_OLD \
248 CONFIG_AMCC_DEF_ENV_NOR_UPD \
249 CONFIG_AMCC_DEF_ENV_NAND_UPD \
Stefan Roese17f50f222005-08-04 17:09:16 +0200250 "kernel_addr=fff00000\0" \
251 "ramdisk_addr=fff10000\0" \
Stefan Roese17f50f222005-08-04 17:09:16 +0200252 ""
Stefan Roese8a316c92005-08-01 16:49:12 +0200253
Stefan Roesea00eccf2008-05-08 11:05:15 +0200254#define CONFIG_HAS_ETH0
Stefan Roese17f50f222005-08-04 17:09:16 +0200255#define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
Stefan Roesed6c61aa2005-08-16 18:18:00 +0200256#define CONFIG_PHY1_ADDR 1
Stefan Roesec57c7982005-08-11 17:56:56 +0200257
258#ifndef CONFIG_BAMBOO_NAND
Stefan Roese8a316c92005-08-01 16:49:12 +0200259#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
Stefan Roesec57c7982005-08-11 17:56:56 +0200260#endif /* CONFIG_BAMBOO_NAND */
261
Stefan Roese846b0dd2005-08-08 12:42:22 +0200262#ifdef CONFIG_440EP
Stefan Roese8a316c92005-08-01 16:49:12 +0200263/* USB */
264#define CONFIG_USB_OHCI
265#define CONFIG_USB_STORAGE
266
267/*Comment this out to enable USB 1.1 device*/
268#define USB_2_0_DEVICE
Stefan Roese846b0dd2005-08-08 12:42:22 +0200269#endif /*CONFIG_440EP*/
Stefan Roese8a316c92005-08-01 16:49:12 +0200270
Jon Loeligerba2351f2007-07-04 22:31:49 -0500271/*
Stefan Roese490f2042008-06-06 15:55:03 +0200272 * Commands additional to the ones defined in amcc-common.h
Jon Loeliger80ff4f92007-07-10 09:29:01 -0500273 */
Jon Loeligerba2351f2007-07-04 22:31:49 -0500274#define CONFIG_CMD_DATE
Jon Loeligerba2351f2007-07-04 22:31:49 -0500275#define CONFIG_CMD_EXT2
Stefan Roese490f2042008-06-06 15:55:03 +0200276#define CONFIG_CMD_FAT
277#define CONFIG_CMD_PCI
278#define CONFIG_CMD_SDRAM
Jon Loeligerba2351f2007-07-04 22:31:49 -0500279#define CONFIG_CMD_SNTP
Stefan Roese490f2042008-06-06 15:55:03 +0200280#define CONFIG_CMD_USB
Jon Loeligerba2351f2007-07-04 22:31:49 -0500281
282#ifdef CONFIG_BAMBOO_NAND
283#define CONFIG_CMD_NAND
284#endif
285
Stefan Roese3b6748e2005-10-14 15:37:34 +0200286#define CONFIG_SUPPORT_VFAT
287
Stefan Roese490f2042008-06-06 15:55:03 +0200288/* Partitions */
289#define CONFIG_MAC_PARTITION
290#define CONFIG_DOS_PARTITION
291#define CONFIG_ISO_PARTITION
Stefan Roese193dd952006-07-27 16:14:05 +0200292
Stefan Roese8a316c92005-08-01 16:49:12 +0200293/*-----------------------------------------------------------------------
294 * PCI stuff
295 *-----------------------------------------------------------------------
296 */
297/* General PCI */
Stefan Roesec57c7982005-08-11 17:56:56 +0200298#define CONFIG_PCI /* include pci support */
299#undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */
Stefan Roese17f50f222005-08-04 17:09:16 +0200300#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Stefan Roesec57c7982005-08-11 17:56:56 +0200301#define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE*/
Stefan Roese8a316c92005-08-01 16:49:12 +0200302
303/* Board-specific PCI */
Stefan Roese8a316c92005-08-01 16:49:12 +0200304#define CFG_PCI_TARGET_INIT
305#define CFG_PCI_MASTER_INIT
306
Stefan Roesec57c7982005-08-11 17:56:56 +0200307#define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
308#define CFG_PCI_SUBSYS_ID 0xcafe /* Whatever */
Stefan Roese8a316c92005-08-01 16:49:12 +0200309
Stefan Roese8a316c92005-08-01 16:49:12 +0200310#endif /* __CONFIG_H */