blob: 82c0d84628d531b962b3c25e43e242291f8eb4df [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Sascha Hauer9b56f4f2008-03-26 20:40:42 +01002/*
3 * (c) 2007 Sascha Hauer <s.hauer@pengutronix.de>
Sascha Hauer9b56f4f2008-03-26 20:40:42 +01004 */
5
6#include <common.h>
Simon Glassa8ba5692014-10-01 19:57:27 -06007#include <dm.h>
8#include <errno.h>
Stefano Babic4ec3d2a2010-08-18 10:22:42 +02009#include <watchdog.h>
Ilya Yanok47d19da2009-06-08 04:12:46 +040010#include <asm/arch/imx-regs.h>
11#include <asm/arch/clock.h>
Simon Glass401d1c42020-10-30 21:38:53 -060012#include <asm/global_data.h>
Masahiro Yamada86256b72014-10-24 12:41:19 +090013#include <dm/platform_data/serial_mxc.h>
Marek Vasuta9434722012-09-14 22:37:43 +020014#include <serial.h>
15#include <linux/compiler.h>
Sascha Hauer9b56f4f2008-03-26 20:40:42 +010016
Sascha Hauer9b56f4f2008-03-26 20:40:42 +010017/* UART Control Register Bit Fields.*/
Jagan Teki52c14ca2017-06-06 05:31:50 +000018#define URXD_CHARRDY (1<<15)
19#define URXD_ERR (1<<14)
20#define URXD_OVRRUN (1<<13)
21#define URXD_FRMERR (1<<12)
22#define URXD_BRK (1<<11)
23#define URXD_PRERR (1<<10)
24#define URXD_RX_DATA (0xFF)
25#define UCR1_ADEN (1<<15) /* Auto dectect interrupt */
26#define UCR1_ADBR (1<<14) /* Auto detect baud rate */
27#define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
28#define UCR1_IDEN (1<<12) /* Idle condition interrupt */
29#define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
30#define UCR1_RDMAEN (1<<8) /* Recv ready DMA enable */
31#define UCR1_IREN (1<<7) /* Infrared interface enable */
32#define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
33#define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
34#define UCR1_SNDBRK (1<<4) /* Send break */
35#define UCR1_TDMAEN (1<<3) /* Transmitter ready DMA enable */
36#define UCR1_UARTCLKEN (1<<2) /* UART clock enabled */
37#define UCR1_DOZE (1<<1) /* Doze */
38#define UCR1_UARTEN (1<<0) /* UART enabled */
39#define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
40#define UCR2_IRTS (1<<14) /* Ignore RTS pin */
41#define UCR2_CTSC (1<<13) /* CTS pin control */
42#define UCR2_CTS (1<<12) /* Clear to send */
43#define UCR2_ESCEN (1<<11) /* Escape enable */
44#define UCR2_PREN (1<<8) /* Parity enable */
45#define UCR2_PROE (1<<7) /* Parity odd/even */
46#define UCR2_STPB (1<<6) /* Stop */
47#define UCR2_WS (1<<5) /* Word size */
48#define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
49#define UCR2_TXEN (1<<2) /* Transmitter enabled */
50#define UCR2_RXEN (1<<1) /* Receiver enabled */
51#define UCR2_SRST (1<<0) /* SW reset */
52#define UCR3_DTREN (1<<13) /* DTR interrupt enable */
53#define UCR3_PARERREN (1<<12) /* Parity enable */
54#define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
55#define UCR3_DSR (1<<10) /* Data set ready */
56#define UCR3_DCD (1<<9) /* Data carrier detect */
57#define UCR3_RI (1<<8) /* Ring indicator */
58#define UCR3_ADNIMP (1<<7) /* Autobaud Detection Not Improved */
59#define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
60#define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
61#define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
62#define UCR3_REF25 (1<<3) /* Ref freq 25 MHz */
63#define UCR3_REF30 (1<<2) /* Ref Freq 30 MHz */
Johannes Schneider25b7ce32022-09-06 14:15:03 +020064
65/* imx8 names these bitsfields instead: */
66#define UCR3_DTRDEN BIT(3) /* bit not used in this chip */
67#define UCR3_RXDMUXSEL BIT(2) /* RXD muxed input selected; 'should always be set' */
68
Jagan Teki52c14ca2017-06-06 05:31:50 +000069#define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
70#define UCR3_BPEN (1<<0) /* Preset registers enable */
71#define UCR4_CTSTL_32 (32<<10) /* CTS trigger level (32 chars) */
72#define UCR4_INVR (1<<9) /* Inverted infrared reception */
73#define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
74#define UCR4_WKEN (1<<7) /* Wake interrupt enable */
75#define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
76#define UCR4_IRSC (1<<5) /* IR special case */
77#define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
78#define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
79#define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
80#define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
81#define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
82#define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
83#define UFCR_RFDIV_SHF 7 /* Reference freq divider shift */
84#define RFDIV 4 /* divide input clock by 2 */
85#define UFCR_DCEDTE (1<<6) /* DTE mode select */
86#define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
87#define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
88#define USR1_RTSS (1<<14) /* RTS pin status */
89#define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
90#define USR1_RTSD (1<<12) /* RTS delta */
91#define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
92#define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
93#define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
94#define USR1_TIMEOUT (1<<7) /* Receive timeout interrupt status */
95#define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
96#define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
97#define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
98#define USR2_ADET (1<<15) /* Auto baud rate detect complete */
99#define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
100#define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
101#define USR2_IDLE (1<<12) /* Idle condition */
102#define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
103#define USR2_WAKE (1<<7) /* Wake */
104#define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
105#define USR2_TXDC (1<<3) /* Transmitter complete */
106#define USR2_BRCD (1<<2) /* Break condition */
107#define USR2_ORE (1<<1) /* Overrun error */
108#define USR2_RDR (1<<0) /* Recv data ready */
109#define UTS_FRCPERR (1<<13) /* Force parity error */
110#define UTS_LOOP (1<<12) /* Loop tx and rx */
111#define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
112#define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
113#define UTS_TXFULL (1<<4) /* TxFIFO full */
114#define UTS_RXFULL (1<<3) /* RxFIFO full */
115#define UTS_SOFTRS (1<<0) /* Software reset */
Jagan Teki45d97512017-06-06 05:31:49 +0000116#define TXTL 2 /* reset default */
117#define RXTL 1 /* reset default */
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100118
Stefan Agnera99546a2016-10-05 15:27:03 -0700119DECLARE_GLOBAL_DATA_PTR;
120
Jagan Tekiffa8bcd2017-06-06 05:31:45 +0000121struct mxc_uart {
122 u32 rxd;
123 u32 spare0[15];
124
125 u32 txd;
126 u32 spare1[15];
127
128 u32 cr1;
129 u32 cr2;
130 u32 cr3;
131 u32 cr4;
132
133 u32 fcr;
134 u32 sr1;
135 u32 sr2;
136 u32 esc;
137
138 u32 tim;
139 u32 bir;
140 u32 bmr;
141 u32 brc;
142
143 u32 onems;
144 u32 ts;
145};
146
Max Krummenachera2453202019-02-01 16:04:50 +0100147static void _mxc_serial_init(struct mxc_uart *base, int use_dte)
Jagan Teki97548d52017-06-06 05:31:48 +0000148{
149 writel(0, &base->cr1);
150 writel(0, &base->cr2);
151
152 while (!(readl(&base->cr2) & UCR2_SRST));
153
Max Krummenachera2453202019-02-01 16:04:50 +0100154 if (use_dte)
155 writel(0x404 | UCR3_ADNIMP, &base->cr3);
156 else
157 writel(0x704 | UCR3_ADNIMP, &base->cr3);
158
Jagan Teki97548d52017-06-06 05:31:48 +0000159 writel(0x704 | UCR3_ADNIMP, &base->cr3);
160 writel(0x8000, &base->cr4);
161 writel(0x2b, &base->esc);
162 writel(0, &base->tim);
163
164 writel(0, &base->ts);
165}
166
Jagan Teki45d97512017-06-06 05:31:49 +0000167static void _mxc_serial_setbrg(struct mxc_uart *base, unsigned long clk,
168 unsigned long baudrate, bool use_dte)
169{
170 u32 tmp;
171
172 tmp = RFDIV << UFCR_RFDIV_SHF;
173 if (use_dte)
174 tmp |= UFCR_DCEDTE;
175 else
176 tmp |= (TXTL << UFCR_TXTL_SHF) | (RXTL << UFCR_RXTL_SHF);
177 writel(tmp, &base->fcr);
178
179 writel(0xf, &base->bir);
180 writel(clk / (2 * baudrate), &base->bmr);
181
182 writel(UCR2_WS | UCR2_IRTS | UCR2_RXEN | UCR2_TXEN | UCR2_SRST,
183 &base->cr2);
Johannes Schneider25b7ce32022-09-06 14:15:03 +0200184
185 /*
186 * setting the baudrate triggers a reset, returning cr3 to its
187 * reset value but UCR3_RXDMUXSEL "should always be set."
188 * according to the imx8 reference-manual
189 */
190 writel(readl(&base->cr3) | UCR3_RXDMUXSEL, &base->cr3);
191
Jagan Teki45d97512017-06-06 05:31:49 +0000192 writel(UCR1_UARTEN, &base->cr1);
193}
194
Adam Forde434b412019-02-19 22:07:22 -0600195#if !CONFIG_IS_ENABLED(DM_SERIAL)
Simon Glassa8ba5692014-10-01 19:57:27 -0600196
197#ifndef CONFIG_MXC_UART_BASE
198#error "define CONFIG_MXC_UART_BASE to use the MXC UART driver"
199#endif
200
Jagan Tekiffa8bcd2017-06-06 05:31:45 +0000201#define mxc_base ((struct mxc_uart *)CONFIG_MXC_UART_BASE)
Simon Glassa8ba5692014-10-01 19:57:27 -0600202
Marek Vasuta9434722012-09-14 22:37:43 +0200203static void mxc_serial_setbrg(void)
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100204{
Stefano Babic71d64c02010-01-20 18:20:19 +0100205 u32 clk = imx_get_uartclk();
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100206
207 if (!gd->baudrate)
208 gd->baudrate = CONFIG_BAUDRATE;
209
Jagan Teki45d97512017-06-06 05:31:49 +0000210 _mxc_serial_setbrg(mxc_base, clk, gd->baudrate, false);
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100211}
212
Marek Vasuta9434722012-09-14 22:37:43 +0200213static int mxc_serial_getc(void)
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100214{
Jagan Tekiffa8bcd2017-06-06 05:31:45 +0000215 while (readl(&mxc_base->ts) & UTS_RXEMPTY)
Stefan Roese29caf932022-09-02 14:10:46 +0200216 schedule();
Jagan Tekiffa8bcd2017-06-06 05:31:45 +0000217 return (readl(&mxc_base->rxd) & URXD_RX_DATA); /* mask out status from upper word */
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100218}
219
Marek Vasuta9434722012-09-14 22:37:43 +0200220static void mxc_serial_putc(const char c)
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100221{
Alison Wang055457e2016-03-02 11:00:37 +0800222 /* If \n, also do \r */
223 if (c == '\n')
224 serial_putc('\r');
225
Jagan Tekiffa8bcd2017-06-06 05:31:45 +0000226 writel(c, &mxc_base->txd);
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100227
228 /* wait for transmitter to be ready */
Jagan Tekiffa8bcd2017-06-06 05:31:45 +0000229 while (!(readl(&mxc_base->ts) & UTS_TXEMPTY))
Stefan Roese29caf932022-09-02 14:10:46 +0200230 schedule();
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100231}
232
Jagan Teki52c14ca2017-06-06 05:31:50 +0000233/* Test whether a character is in the RX buffer */
Marek Vasuta9434722012-09-14 22:37:43 +0200234static int mxc_serial_tstc(void)
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100235{
236 /* If receive fifo is empty, return false */
Jagan Tekiffa8bcd2017-06-06 05:31:45 +0000237 if (readl(&mxc_base->ts) & UTS_RXEMPTY)
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100238 return 0;
239 return 1;
240}
241
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100242/*
243 * Initialise the serial port with the given baudrate. The settings
244 * are always 8 data bits, no parity, 1 stop bit, no start bits.
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100245 */
Marek Vasuta9434722012-09-14 22:37:43 +0200246static int mxc_serial_init(void)
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100247{
Max Krummenachera2453202019-02-01 16:04:50 +0100248 _mxc_serial_init(mxc_base, false);
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100249
250 serial_setbrg();
251
Sascha Hauer9b56f4f2008-03-26 20:40:42 +0100252 return 0;
253}
Marek Vasuta9434722012-09-14 22:37:43 +0200254
Marek Vasuta9434722012-09-14 22:37:43 +0200255static struct serial_device mxc_serial_drv = {
256 .name = "mxc_serial",
257 .start = mxc_serial_init,
258 .stop = NULL,
259 .setbrg = mxc_serial_setbrg,
260 .putc = mxc_serial_putc,
Marek Vasutec3fd682012-10-06 14:07:02 +0000261 .puts = default_serial_puts,
Marek Vasuta9434722012-09-14 22:37:43 +0200262 .getc = mxc_serial_getc,
263 .tstc = mxc_serial_tstc,
264};
265
266void mxc_serial_initialize(void)
267{
268 serial_register(&mxc_serial_drv);
269}
270
271__weak struct serial_device *default_serial_console(void)
272{
273 return &mxc_serial_drv;
274}
Simon Glassa8ba5692014-10-01 19:57:27 -0600275#endif
276
Adam Forde434b412019-02-19 22:07:22 -0600277#if CONFIG_IS_ENABLED(DM_SERIAL)
Simon Glassa8ba5692014-10-01 19:57:27 -0600278
Simon Glassa8ba5692014-10-01 19:57:27 -0600279int mxc_serial_setbrg(struct udevice *dev, int baudrate)
280{
Simon Glass0fd3d912020-12-22 19:30:28 -0700281 struct mxc_serial_plat *plat = dev_get_plat(dev);
Simon Glassa8ba5692014-10-01 19:57:27 -0600282 u32 clk = imx_get_uartclk();
283
Jagan Teki45d97512017-06-06 05:31:49 +0000284 _mxc_serial_setbrg(plat->reg, clk, baudrate, plat->use_dte);
Simon Glassa8ba5692014-10-01 19:57:27 -0600285
286 return 0;
287}
288
289static int mxc_serial_probe(struct udevice *dev)
290{
Simon Glass0fd3d912020-12-22 19:30:28 -0700291 struct mxc_serial_plat *plat = dev_get_plat(dev);
Simon Glassa8ba5692014-10-01 19:57:27 -0600292
Max Krummenachera2453202019-02-01 16:04:50 +0100293 _mxc_serial_init(plat->reg, plat->use_dte);
Simon Glassa8ba5692014-10-01 19:57:27 -0600294
295 return 0;
296}
297
298static int mxc_serial_getc(struct udevice *dev)
299{
Simon Glass0fd3d912020-12-22 19:30:28 -0700300 struct mxc_serial_plat *plat = dev_get_plat(dev);
Simon Glassa8ba5692014-10-01 19:57:27 -0600301 struct mxc_uart *const uart = plat->reg;
302
303 if (readl(&uart->ts) & UTS_RXEMPTY)
304 return -EAGAIN;
305
306 return readl(&uart->rxd) & URXD_RX_DATA;
307}
308
309static int mxc_serial_putc(struct udevice *dev, const char ch)
310{
Simon Glass0fd3d912020-12-22 19:30:28 -0700311 struct mxc_serial_plat *plat = dev_get_plat(dev);
Simon Glassa8ba5692014-10-01 19:57:27 -0600312 struct mxc_uart *const uart = plat->reg;
313
Fabio Estevamfc1c1762022-11-08 08:39:33 -0300314 if (!(readl(&uart->ts) & UTS_TXEMPTY))
Simon Glassa8ba5692014-10-01 19:57:27 -0600315 return -EAGAIN;
316
317 writel(ch, &uart->txd);
318
319 return 0;
320}
321
322static int mxc_serial_pending(struct udevice *dev, bool input)
323{
Simon Glass0fd3d912020-12-22 19:30:28 -0700324 struct mxc_serial_plat *plat = dev_get_plat(dev);
Simon Glassa8ba5692014-10-01 19:57:27 -0600325 struct mxc_uart *const uart = plat->reg;
326 uint32_t sr2 = readl(&uart->sr2);
327
328 if (input)
329 return sr2 & USR2_RDR ? 1 : 0;
330 else
331 return sr2 & USR2_TXDC ? 0 : 1;
332}
333
334static const struct dm_serial_ops mxc_serial_ops = {
335 .putc = mxc_serial_putc,
336 .pending = mxc_serial_pending,
337 .getc = mxc_serial_getc,
338 .setbrg = mxc_serial_setbrg,
339};
340
Stefan Agnera99546a2016-10-05 15:27:03 -0700341#if CONFIG_IS_ENABLED(OF_CONTROL)
Simon Glassd1998a92020-12-03 16:55:21 -0700342static int mxc_serial_of_to_plat(struct udevice *dev)
Stefan Agnera99546a2016-10-05 15:27:03 -0700343{
Simon Glass0fd3d912020-12-22 19:30:28 -0700344 struct mxc_serial_plat *plat = dev_get_plat(dev);
Stefan Agnera99546a2016-10-05 15:27:03 -0700345 fdt_addr_t addr;
346
Masahiro Yamada25484932020-07-17 14:36:48 +0900347 addr = dev_read_addr(dev);
Stefan Agnera99546a2016-10-05 15:27:03 -0700348 if (addr == FDT_ADDR_T_NONE)
349 return -EINVAL;
350
351 plat->reg = (struct mxc_uart *)addr;
352
Simon Glasse160f7d2017-01-17 16:52:55 -0700353 plat->use_dte = fdtdec_get_bool(gd->fdt_blob, dev_of_offset(dev),
Stefan Agnera99546a2016-10-05 15:27:03 -0700354 "fsl,dte-mode");
355 return 0;
356}
357
358static const struct udevice_id mxc_serial_ids[] = {
Lukasz Majewski2756fd12019-07-09 17:00:05 +0200359 { .compatible = "fsl,imx21-uart" },
360 { .compatible = "fsl,imx53-uart" },
Marek Vasut6757fa52019-05-17 21:56:40 +0200361 { .compatible = "fsl,imx6sx-uart" },
Sébastien Szymanski3a5d6362017-03-07 14:33:24 +0100362 { .compatible = "fsl,imx6ul-uart" },
Stefan Agnera99546a2016-10-05 15:27:03 -0700363 { .compatible = "fsl,imx7d-uart" },
Bernhard Messerklinger4684fa82018-09-03 10:17:35 +0200364 { .compatible = "fsl,imx6q-uart" },
Stefan Agnera99546a2016-10-05 15:27:03 -0700365 { }
366};
367#endif
368
Simon Glassa8ba5692014-10-01 19:57:27 -0600369U_BOOT_DRIVER(serial_mxc) = {
370 .name = "serial_mxc",
371 .id = UCLASS_SERIAL,
Stefan Agnera99546a2016-10-05 15:27:03 -0700372#if CONFIG_IS_ENABLED(OF_CONTROL)
373 .of_match = mxc_serial_ids,
Simon Glassd1998a92020-12-03 16:55:21 -0700374 .of_to_plat = mxc_serial_of_to_plat,
Simon Glass8a8d24b2020-12-03 16:55:23 -0700375 .plat_auto = sizeof(struct mxc_serial_plat),
Stefan Agnera99546a2016-10-05 15:27:03 -0700376#endif
Simon Glassa8ba5692014-10-01 19:57:27 -0600377 .probe = mxc_serial_probe,
378 .ops = &mxc_serial_ops,
379 .flags = DM_FLAG_PRE_RELOC,
380};
381#endif
Jagan Teki61366b72017-06-06 05:31:51 +0000382
383#ifdef CONFIG_DEBUG_UART_MXC
384#include <debug_uart.h>
385
386static inline void _debug_uart_init(void)
387{
Pali Rohárb62450c2022-05-27 22:15:24 +0200388 struct mxc_uart *base = (struct mxc_uart *)CONFIG_VAL(DEBUG_UART_BASE);
Jagan Teki61366b72017-06-06 05:31:51 +0000389
Max Krummenachera2453202019-02-01 16:04:50 +0100390 _mxc_serial_init(base, false);
Jagan Teki61366b72017-06-06 05:31:51 +0000391 _mxc_serial_setbrg(base, CONFIG_DEBUG_UART_CLOCK,
392 CONFIG_BAUDRATE, false);
393}
394
395static inline void _debug_uart_putc(int ch)
396{
Pali Rohárb62450c2022-05-27 22:15:24 +0200397 struct mxc_uart *base = (struct mxc_uart *)CONFIG_VAL(DEBUG_UART_BASE);
Jagan Teki61366b72017-06-06 05:31:51 +0000398
399 while (!(readl(&base->ts) & UTS_TXEMPTY))
Stefan Roese29caf932022-09-02 14:10:46 +0200400 schedule();
Jagan Teki61366b72017-06-06 05:31:51 +0000401
402 writel(ch, &base->txd);
403}
404
405DEBUG_UART_FUNCS
406
407#endif