blob: a640eaaa3bda822b404d70f1689147f9660000b0 [file] [log] [blame]
wdenkfe8c2802002-11-03 00:38:21 +00001/*
2 * armboot - Startup Code for ARM720 CPU-core
3 *
Albert ARIBAUDfa82f872011-08-04 18:45:45 +02004 * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
5 * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
wdenkfe8c2802002-11-03 00:38:21 +00006 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenkcdc7fea2004-07-11 22:27:55 +000017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenkfe8c2802002-11-03 00:38:21 +000018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020026#include <asm-offsets.h>
wdenkfe8c2802002-11-03 00:38:21 +000027#include <config.h>
28#include <version.h>
wdenk39539882004-07-01 16:30:44 +000029#include <asm/hardware.h>
wdenkfe8c2802002-11-03 00:38:21 +000030
31/*
32 *************************************************************************
33 *
34 * Jump vector table as in table 3.1 in [1]
35 *
36 *************************************************************************
37 */
38
39
40.globl _start
wdenkcdc7fea2004-07-11 22:27:55 +000041_start: b reset
wdenkfe8c2802002-11-03 00:38:21 +000042 ldr pc, _undefined_instruction
43 ldr pc, _software_interrupt
44 ldr pc, _prefetch_abort
45 ldr pc, _data_abort
46 ldr pc, _not_used
47 ldr pc, _irq
48 ldr pc, _fiq
49
Allen Martinc7da6c62012-08-31 08:30:07 +000050#ifdef CONFIG_SPL_BUILD
51_undefined_instruction: .word _undefined_instruction
52_software_interrupt: .word _software_interrupt
53_prefetch_abort: .word _prefetch_abort
54_data_abort: .word _data_abort
55_not_used: .word _not_used
56_irq: .word _irq
57_fiq: .word _fiq
Allen Martinc037c932012-08-31 08:30:09 +000058_pad: .word 0x12345678 /* now 16*4=64 */
Allen Martinc7da6c62012-08-31 08:30:07 +000059#else
wdenkcdc7fea2004-07-11 22:27:55 +000060_undefined_instruction: .word undefined_instruction
wdenkfe8c2802002-11-03 00:38:21 +000061_software_interrupt: .word software_interrupt
62_prefetch_abort: .word prefetch_abort
63_data_abort: .word data_abort
64_not_used: .word not_used
65_irq: .word irq
66_fiq: .word fiq
Allen Martinc037c932012-08-31 08:30:09 +000067_pad: .word 0x12345678 /* now 16*4=64 */
Allen Martinc7da6c62012-08-31 08:30:07 +000068#endif /* CONFIG_SPL_BUILD */
wdenkfe8c2802002-11-03 00:38:21 +000069
70 .balignl 16,0xdeadbeef
71
72
73/*
74 *************************************************************************
75 *
76 * Startup Code (reset vector)
77 *
wdenkf6e20fc2004-02-08 19:38:38 +000078 * do important init only if we don't start from RAM!
wdenkfe8c2802002-11-03 00:38:21 +000079 * relocate armboot to ram
80 * setup stack
81 * jump to second stage
82 *
83 *************************************************************************
84 */
85
Heiko Schocherabef7b82010-09-17 13:10:52 +020086.globl _TEXT_BASE
wdenkfe8c2802002-11-03 00:38:21 +000087_TEXT_BASE:
Benoît Thébaudeau508611b2013-04-11 09:35:42 +000088#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
Allen Martinc037c932012-08-31 08:30:09 +000089 .word CONFIG_SPL_TEXT_BASE
90#else
Wolfgang Denk14d0a022010-10-07 21:51:12 +020091 .word CONFIG_SYS_TEXT_BASE
Allen Martinc037c932012-08-31 08:30:09 +000092#endif
wdenkfe8c2802002-11-03 00:38:21 +000093
wdenkfe8c2802002-11-03 00:38:21 +000094/*
wdenkf6e20fc2004-02-08 19:38:38 +000095 * These are defined in the board-specific linker script.
Albert Aribaud3336ca62010-11-25 22:45:02 +010096 * Subtracting _start from them lets the linker put their
97 * relative position in the executable instead of leaving
98 * them null.
wdenkfe8c2802002-11-03 00:38:21 +000099 */
Albert Aribaud3336ca62010-11-25 22:45:02 +0100100.globl _bss_start_ofs
101_bss_start_ofs:
102 .word __bss_start - _start
wdenkf6e20fc2004-02-08 19:38:38 +0000103
Benoît Thébaudeau7086e912013-04-11 09:35:46 +0000104.globl _image_copy_end_ofs
105_image_copy_end_ofs:
106 .word __image_copy_end - _start
107
Albert Aribaud3336ca62010-11-25 22:45:02 +0100108.globl _bss_end_ofs
109_bss_end_ofs:
Simon Glass3929fb02013-03-14 06:54:53 +0000110 .word __bss_end - _start
wdenkfe8c2802002-11-03 00:38:21 +0000111
Po-Yu Chuangf326cbb2011-03-01 23:02:04 +0000112.globl _end_ofs
113_end_ofs:
114 .word _end - _start
115
wdenkfe8c2802002-11-03 00:38:21 +0000116#ifdef CONFIG_USE_IRQ
117/* IRQ stack memory (calculated at run-time) */
118.globl IRQ_STACK_START
119IRQ_STACK_START:
120 .word 0x0badc0de
121
122/* IRQ stack memory (calculated at run-time) */
123.globl FIQ_STACK_START
124FIQ_STACK_START:
125 .word 0x0badc0de
126#endif
127
Heiko Schocherabef7b82010-09-17 13:10:52 +0200128/* IRQ stack memory (calculated at run-time) + 8 bytes */
129.globl IRQ_STACK_START_IN
130IRQ_STACK_START_IN:
131 .word 0x0badc0de
132
Heiko Schocherabef7b82010-09-17 13:10:52 +0200133/*
134 * the actual reset code
135 */
136
137reset:
138 /*
139 * set the cpu to SVC32 mode
140 */
141 mrs r0,cpsr
142 bic r0,r0,#0x1f
143 orr r0,r0,#0xd3
144 msr cpsr,r0
145
146 /*
147 * we do sys-critical inits only at reboot,
148 * not when booting from ram!
149 */
150#ifndef CONFIG_SKIP_LOWLEVEL_INIT
151 bl cpu_init_crit
152#endif
153
Albert ARIBAUDe05e5de2013-01-08 10:18:02 +0000154 bl _main
Heiko Schocherabef7b82010-09-17 13:10:52 +0200155
156/*------------------------------------------------------------------------------*/
157
158/*
159 * void relocate_code (addr_sp, gd, addr_moni)
160 *
Benoît Thébaudeau959eaa72013-04-11 09:35:43 +0000161 * This function relocates the monitor code.
Heiko Schocherabef7b82010-09-17 13:10:52 +0200162 */
163 .globl relocate_code
164relocate_code:
165 mov r4, r0 /* save addr_sp */
166 mov r5, r1 /* save addr of gd */
167 mov r6, r2 /* save addr of destination */
Heiko Schocherabef7b82010-09-17 13:10:52 +0200168
Heiko Schocherabef7b82010-09-17 13:10:52 +0200169 adr r0, _start
Benoît Thébaudeau4b3db1c2013-04-11 09:35:45 +0000170 subs r9, r6, r0 /* r9 <- relocation offset */
Albert ARIBAUDe05e5de2013-01-08 10:18:02 +0000171 beq relocate_done /* skip relocation */
Andreas Bießmanna78fb682010-12-01 00:58:33 +0100172 mov r1, r6 /* r1 <- scratch for copy_loop */
Benoît Thébaudeau7086e912013-04-11 09:35:46 +0000173 ldr r3, _image_copy_end_ofs
Albert Aribaud3336ca62010-11-25 22:45:02 +0100174 add r2, r0, r3 /* r2 <- source end address */
Heiko Schocherabef7b82010-09-17 13:10:52 +0200175
Heiko Schocherabef7b82010-09-17 13:10:52 +0200176copy_loop:
Benoît Thébaudeau4b3db1c2013-04-11 09:35:45 +0000177 ldmia r0!, {r10-r11} /* copy from source address [r0] */
178 stmia r1!, {r10-r11} /* copy to target address [r1] */
Albert Aribaudda90d4c2010-10-05 16:06:39 +0200179 cmp r0, r2 /* until source end address [r2] */
180 blo copy_loop
Heiko Schocherabef7b82010-09-17 13:10:52 +0200181
Aneesh V401bb302011-07-13 05:11:07 +0000182#ifndef CONFIG_SPL_BUILD
Albert Aribaud3336ca62010-11-25 22:45:02 +0100183 /*
184 * fix .rel.dyn relocations
185 */
186 ldr r0, _TEXT_BASE /* r0 <- Text base */
Albert Aribaud3336ca62010-11-25 22:45:02 +0100187 ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
188 add r10, r10, r0 /* r10 <- sym table in FLASH */
189 ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
190 add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
191 ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
192 add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
Heiko Schocherabef7b82010-09-17 13:10:52 +0200193fixloop:
Albert Aribaud3336ca62010-11-25 22:45:02 +0100194 ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
195 add r0, r0, r9 /* r0 <- location to fix up in RAM */
196 ldr r1, [r2, #4]
Andreas Bießmann1f52d892010-12-01 00:58:35 +0100197 and r7, r1, #0xff
198 cmp r7, #23 /* relative fixup? */
Albert Aribaud3336ca62010-11-25 22:45:02 +0100199 beq fixrel
Andreas Bießmann1f52d892010-12-01 00:58:35 +0100200 cmp r7, #2 /* absolute fixup? */
Albert Aribaud3336ca62010-11-25 22:45:02 +0100201 beq fixabs
202 /* ignore unknown type of fixup */
203 b fixnext
204fixabs:
205 /* absolute fix: set location to (offset) symbol value */
206 mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
207 add r1, r10, r1 /* r1 <- address of symbol in table */
208 ldr r1, [r1, #4] /* r1 <- symbol value */
Wolfgang Denk36009452010-12-09 11:26:24 +0100209 add r1, r1, r9 /* r1 <- relocated sym addr */
Albert Aribaud3336ca62010-11-25 22:45:02 +0100210 b fixnext
211fixrel:
212 /* relative fix: increase location by offset */
213 ldr r1, [r0]
214 add r1, r1, r9
215fixnext:
216 str r1, [r0]
217 add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
Heiko Schocherabef7b82010-09-17 13:10:52 +0200218 cmp r2, r3
Wolfgang Denk79e63132010-10-23 23:22:38 +0200219 blo fixloop
Heiko Schocherabef7b82010-09-17 13:10:52 +0200220#endif
Heiko Schocherabef7b82010-09-17 13:10:52 +0200221
Albert ARIBAUDe05e5de2013-01-08 10:18:02 +0000222relocate_done:
Heiko Schocherabef7b82010-09-17 13:10:52 +0200223
Heiko Schocherabef7b82010-09-17 13:10:52 +0200224 mov pc, lr
225
Albert Aribaud3336ca62010-11-25 22:45:02 +0100226_rel_dyn_start_ofs:
227 .word __rel_dyn_start - _start
228_rel_dyn_end_ofs:
229 .word __rel_dyn_end - _start
230_dynsym_start_ofs:
231 .word __dynsym_start - _start
Heiko Schocherabef7b82010-09-17 13:10:52 +0200232
Albert ARIBAUDe05e5de2013-01-08 10:18:02 +0000233 .globl c_runtime_cpu_setup
234c_runtime_cpu_setup:
235
236 mov pc, lr
237
wdenkfe8c2802002-11-03 00:38:21 +0000238/*
239 *************************************************************************
240 *
241 * CPU_init_critical registers
242 *
243 * setup important registers
244 * setup memory timing
245 *
246 *************************************************************************
247 */
248
wdenkfe8c2802002-11-03 00:38:21 +0000249cpu_init_crit:
wdenkfe8c2802002-11-03 00:38:21 +0000250
Marek Vasut6f62f422012-10-03 08:54:08 +0000251#if !defined(CONFIG_TEGRA)
Wolfgang Denk87cb6862005-10-06 17:08:18 +0200252 mov ip, lr
wdenkfe8c2802002-11-03 00:38:21 +0000253 /*
254 * before relocating, we have to setup RAM timing
wdenkf6e20fc2004-02-08 19:38:38 +0000255 * because memory timing is board-dependent, you will
wdenk400558b2005-04-02 23:52:25 +0000256 * find a lowlevel_init.S in your board directory.
wdenkfe8c2802002-11-03 00:38:21 +0000257 */
wdenk400558b2005-04-02 23:52:25 +0000258 bl lowlevel_init
wdenkfe8c2802002-11-03 00:38:21 +0000259 mov lr, ip
Gary Jennejohn6bd24472007-01-24 12:16:56 +0100260#endif
wdenkfe8c2802002-11-03 00:38:21 +0000261
262 mov pc, lr
263
264
Allen Martinc7da6c62012-08-31 08:30:07 +0000265#ifndef CONFIG_SPL_BUILD
wdenkfe8c2802002-11-03 00:38:21 +0000266/*
267 *************************************************************************
268 *
269 * Interrupt handling
270 *
271 *************************************************************************
272 */
273
274@
275@ IRQ stack frame.
276@
277#define S_FRAME_SIZE 72
278
279#define S_OLD_R0 68
280#define S_PSR 64
281#define S_PC 60
282#define S_LR 56
283#define S_SP 52
284
285#define S_IP 48
286#define S_FP 44
287#define S_R10 40
288#define S_R9 36
289#define S_R8 32
290#define S_R7 28
291#define S_R6 24
292#define S_R5 20
293#define S_R4 16
294#define S_R3 12
295#define S_R2 8
296#define S_R1 4
297#define S_R0 0
298
299#define MODE_SVC 0x13
300#define I_BIT 0x80
301
302/*
303 * use bad_save_user_regs for abort/prefetch/undef/swi ...
304 * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
305 */
306
307 .macro bad_save_user_regs
308 sub sp, sp, #S_FRAME_SIZE
309 stmia sp, {r0 - r12} @ Calling r0-r12
wdenkcdc7fea2004-07-11 22:27:55 +0000310 add r8, sp, #S_PC
wdenkfe8c2802002-11-03 00:38:21 +0000311
Heiko Schocherabef7b82010-09-17 13:10:52 +0200312 ldr r2, IRQ_STACK_START_IN
wdenkcdc7fea2004-07-11 22:27:55 +0000313 ldmia r2, {r2 - r4} @ get pc, cpsr, old_r0
wdenkfe8c2802002-11-03 00:38:21 +0000314 add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
315
316 add r5, sp, #S_SP
317 mov r1, lr
wdenkcdc7fea2004-07-11 22:27:55 +0000318 stmia r5, {r0 - r4} @ save sp_SVC, lr_SVC, pc, cpsr, old_r
wdenkfe8c2802002-11-03 00:38:21 +0000319 mov r0, sp
320 .endm
321
322 .macro irq_save_user_regs
323 sub sp, sp, #S_FRAME_SIZE
324 stmia sp, {r0 - r12} @ Calling r0-r12
wdenkcdc7fea2004-07-11 22:27:55 +0000325 add r8, sp, #S_PC
326 stmdb r8, {sp, lr}^ @ Calling SP, LR
327 str lr, [r8, #0] @ Save calling PC
328 mrs r6, spsr
329 str r6, [r8, #4] @ Save CPSR
330 str r0, [r8, #8] @ Save OLD_R0
wdenkfe8c2802002-11-03 00:38:21 +0000331 mov r0, sp
332 .endm
333
334 .macro irq_restore_user_regs
335 ldmia sp, {r0 - lr}^ @ Calling r0 - lr
336 mov r0, r0
337 ldr lr, [sp, #S_PC] @ Get PC
338 add sp, sp, #S_FRAME_SIZE
339 subs pc, lr, #4 @ return & move spsr_svc into cpsr
340 .endm
341
342 .macro get_bad_stack
Heiko Schocherabef7b82010-09-17 13:10:52 +0200343 ldr r13, IRQ_STACK_START_IN @ setup our mode stack
wdenkfe8c2802002-11-03 00:38:21 +0000344
345 str lr, [r13] @ save caller lr / spsr
346 mrs lr, spsr
wdenkcdc7fea2004-07-11 22:27:55 +0000347 str lr, [r13, #4]
wdenkfe8c2802002-11-03 00:38:21 +0000348
349 mov r13, #MODE_SVC @ prepare SVC-Mode
350 msr spsr_c, r13
351 mov lr, pc
352 movs pc, lr
353 .endm
354
355 .macro get_irq_stack @ setup IRQ stack
356 ldr sp, IRQ_STACK_START
357 .endm
358
359 .macro get_fiq_stack @ setup FIQ stack
360 ldr sp, FIQ_STACK_START
361 .endm
362
363/*
364 * exception handlers
365 */
wdenkcdc7fea2004-07-11 22:27:55 +0000366 .align 5
wdenkfe8c2802002-11-03 00:38:21 +0000367undefined_instruction:
368 get_bad_stack
369 bad_save_user_regs
wdenkcdc7fea2004-07-11 22:27:55 +0000370 bl do_undefined_instruction
wdenkfe8c2802002-11-03 00:38:21 +0000371
372 .align 5
373software_interrupt:
374 get_bad_stack
375 bad_save_user_regs
wdenkcdc7fea2004-07-11 22:27:55 +0000376 bl do_software_interrupt
wdenkfe8c2802002-11-03 00:38:21 +0000377
378 .align 5
379prefetch_abort:
380 get_bad_stack
381 bad_save_user_regs
wdenkcdc7fea2004-07-11 22:27:55 +0000382 bl do_prefetch_abort
wdenkfe8c2802002-11-03 00:38:21 +0000383
384 .align 5
385data_abort:
386 get_bad_stack
387 bad_save_user_regs
wdenkcdc7fea2004-07-11 22:27:55 +0000388 bl do_data_abort
wdenkfe8c2802002-11-03 00:38:21 +0000389
390 .align 5
391not_used:
392 get_bad_stack
393 bad_save_user_regs
wdenkcdc7fea2004-07-11 22:27:55 +0000394 bl do_not_used
wdenkfe8c2802002-11-03 00:38:21 +0000395
396#ifdef CONFIG_USE_IRQ
397
398 .align 5
399irq:
400 get_irq_stack
401 irq_save_user_regs
wdenkcdc7fea2004-07-11 22:27:55 +0000402 bl do_irq
wdenkfe8c2802002-11-03 00:38:21 +0000403 irq_restore_user_regs
404
405 .align 5
406fiq:
407 get_fiq_stack
408 /* someone ought to write a more effiction fiq_save_user_regs */
409 irq_save_user_regs
wdenkcdc7fea2004-07-11 22:27:55 +0000410 bl do_fiq
wdenkfe8c2802002-11-03 00:38:21 +0000411 irq_restore_user_regs
412
413#else
414
415 .align 5
416irq:
417 get_bad_stack
418 bad_save_user_regs
wdenkcdc7fea2004-07-11 22:27:55 +0000419 bl do_irq
wdenkfe8c2802002-11-03 00:38:21 +0000420
421 .align 5
422fiq:
423 get_bad_stack
424 bad_save_user_regs
wdenkcdc7fea2004-07-11 22:27:55 +0000425 bl do_fiq
wdenkfe8c2802002-11-03 00:38:21 +0000426
427#endif
Allen Martinc7da6c62012-08-31 08:30:07 +0000428#endif /* CONFIG_SPL_BUILD */