blob: 833a0608bf4b79fe3cb38b373e66cddc1b78cea7 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +08002/*
3 * Copyright 2011-2013 Freescale Semiconductor, Inc.
Shengzhou Liuc4d0e812013-11-22 17:39:11 +08004 */
5
6/*
Shengzhou Liu254887a2014-02-21 13:16:19 +08007 * T2080/T2081 QDS board configuration file
Shengzhou Liuc4d0e812013-11-22 17:39:11 +08008 */
9
Shengzhou Liu254887a2014-02-21 13:16:19 +080010#ifndef __T208xQDS_H
11#define __T208xQDS_H
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080012
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080013#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
York Sun0f3d80e2016-11-21 12:54:19 -080014#if defined(CONFIG_ARCH_T2080)
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080015#define CONFIG_FSL_SATA_V2
16#define CONFIG_SYS_SRIO /* Enable Serial RapidIO Support */
17#define CONFIG_SRIO1 /* SRIO port 1 */
18#define CONFIG_SRIO2 /* SRIO port 2 */
York Sun0f3d80e2016-11-21 12:54:19 -080019#elif defined(CONFIG_ARCH_T2081)
Shengzhou Liu254887a2014-02-21 13:16:19 +080020#endif
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080021
22/* High Level Configuration Options */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080023#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080024#define CONFIG_ENABLE_36BIT_PHYS
25
26#ifdef CONFIG_PHYS_64BIT
27#define CONFIG_ADDR_MAP 1
28#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
29#endif
30
31#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sun51370d52016-12-28 08:43:45 -080032#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080033#define CONFIG_ENV_OVERWRITE
34
35#ifdef CONFIG_RAMBOOT_PBL
Masahiro Yamadae4536f82014-03-11 11:05:16 +090036#define CONFIG_SYS_FSL_PBL_PBI board/freescale/t208xqds/t208x_pbi.cfg
Shengzhou Liub19e2882014-04-18 16:43:39 +080037
Shengzhou Liub19e2882014-04-18 16:43:39 +080038#define CONFIG_SPL_FLUSH_IMAGE
Shengzhou Liub19e2882014-04-18 16:43:39 +080039#define CONFIG_SPL_TEXT_BASE 0xFFFD8000
40#define CONFIG_SPL_PAD_TO 0x40000
41#define CONFIG_SPL_MAX_SIZE 0x28000
42#define RESET_VECTOR_OFFSET 0x27FFC
43#define BOOT_PAGE_OFFSET 0x27000
44#ifdef CONFIG_SPL_BUILD
45#define CONFIG_SPL_SKIP_RELOCATE
46#define CONFIG_SPL_COMMON_INIT_DDR
47#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Shengzhou Liuc4d0e812013-11-22 17:39:11 +080048#endif
49
Shengzhou Liub19e2882014-04-18 16:43:39 +080050#ifdef CONFIG_NAND
Shengzhou Liub19e2882014-04-18 16:43:39 +080051#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
52#define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
53#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
54#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
55#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
York Sun0f3d80e2016-11-21 12:54:19 -080056#if defined(CONFIG_ARCH_T2080)
Zhao Qiangec90ac72016-09-08 12:55:32 +080057#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_nand_rcw.cfg
York Sun0f3d80e2016-11-21 12:54:19 -080058#elif defined(CONFIG_ARCH_T2081)
Zhao Qiangec90ac72016-09-08 12:55:32 +080059#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_nand_rcw.cfg
60#endif
Shengzhou Liub19e2882014-04-18 16:43:39 +080061#define CONFIG_SPL_NAND_BOOT
62#endif
63
64#ifdef CONFIG_SPIFLASH
65#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Shengzhou Liub19e2882014-04-18 16:43:39 +080066#define CONFIG_SPL_SPI_FLASH_MINIMAL
67#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
68#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000)
69#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000)
70#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
71#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
72#ifndef CONFIG_SPL_BUILD
73#define CONFIG_SYS_MPC85XX_NO_RESETVEC
74#endif
York Sun0f3d80e2016-11-21 12:54:19 -080075#if defined(CONFIG_ARCH_T2080)
Zhao Qiangec90ac72016-09-08 12:55:32 +080076#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_spi_rcw.cfg
York Sun0f3d80e2016-11-21 12:54:19 -080077#elif defined(CONFIG_ARCH_T2081)
Zhao Qiangec90ac72016-09-08 12:55:32 +080078#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_spi_rcw.cfg
79#endif
Shengzhou Liub19e2882014-04-18 16:43:39 +080080#define CONFIG_SPL_SPI_BOOT
81#endif
82
83#ifdef CONFIG_SDCARD
84#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Shengzhou Liub19e2882014-04-18 16:43:39 +080085#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
86#define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000)
87#define CONFIG_SYS_MMC_U_BOOT_START (0x00200000)
88#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
89#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
90#ifndef CONFIG_SPL_BUILD
91#define CONFIG_SYS_MPC85XX_NO_RESETVEC
92#endif
York Sun0f3d80e2016-11-21 12:54:19 -080093#if defined(CONFIG_ARCH_T2080)
Zhao Qiangec90ac72016-09-08 12:55:32 +080094#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_sd_rcw.cfg
York Sun0f3d80e2016-11-21 12:54:19 -080095#elif defined(CONFIG_ARCH_T2081)
Zhao Qiangec90ac72016-09-08 12:55:32 +080096#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_sd_rcw.cfg
97#endif
Shengzhou Liub19e2882014-04-18 16:43:39 +080098#define CONFIG_SPL_MMC_BOOT
99#endif
100
101#endif /* CONFIG_RAMBOOT_PBL */
102
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800103#define CONFIG_SRIO_PCIE_BOOT_MASTER
104#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
105/* Set 1M boot space */
106#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
107#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
108 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
109#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800110#endif
111
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800112#ifndef CONFIG_RESET_VECTOR_ADDRESS
113#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
114#endif
115
116/*
117 * These can be toggled for performance analysis, otherwise use default.
118 */
119#define CONFIG_SYS_CACHE_STASHING
120#define CONFIG_BTB /* toggle branch predition */
121#define CONFIG_DDR_ECC
122#ifdef CONFIG_DDR_ECC
123#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
124#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
125#endif
126
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800127#if defined(CONFIG_SPIFLASH)
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800128#define CONFIG_ENV_SPI_BUS 0
129#define CONFIG_ENV_SPI_CS 0
130#define CONFIG_ENV_SPI_MAX_HZ 10000000
131#define CONFIG_ENV_SPI_MODE 0
132#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
133#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
134#define CONFIG_ENV_SECT_SIZE 0x10000
135#elif defined(CONFIG_SDCARD)
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800136#define CONFIG_SYS_MMC_ENV_DEV 0
137#define CONFIG_ENV_SIZE 0x2000
Shengzhou Liub19e2882014-04-18 16:43:39 +0800138#define CONFIG_ENV_OFFSET (512 * 0x800)
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800139#elif defined(CONFIG_NAND)
Shengzhou Liub19e2882014-04-18 16:43:39 +0800140#define CONFIG_ENV_SIZE 0x2000
141#define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800142#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800143#define CONFIG_ENV_ADDR 0xffe20000
144#define CONFIG_ENV_SIZE 0x2000
145#elif defined(CONFIG_ENV_IS_NOWHERE)
146#define CONFIG_ENV_SIZE 0x2000
147#else
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800148#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
149#define CONFIG_ENV_SIZE 0x2000
150#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
151#endif
152
153#ifndef __ASSEMBLY__
154unsigned long get_board_sys_clk(void);
155unsigned long get_board_ddr_clk(void);
156#endif
157
158#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
159#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
160
161/*
162 * Config the L3 Cache as L3 SRAM
163 */
Shengzhou Liub19e2882014-04-18 16:43:39 +0800164#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
165#define CONFIG_SYS_L3_SIZE (512 << 10)
166#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
167#ifdef CONFIG_RAMBOOT_PBL
168#define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
169#endif
170#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
171#define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
172#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800173
174#define CONFIG_SYS_DCSRBAR 0xf0000000
175#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
176
177/* EEPROM */
178#define CONFIG_ID_EEPROM
179#define CONFIG_SYS_I2C_EEPROM_NXID
180#define CONFIG_SYS_EEPROM_BUS_NUM 0
181#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
182#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
183
184/*
185 * DDR Setup
186 */
187#define CONFIG_VERY_BIG_RAM
188#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
189#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Shengzhou Liu40483e12014-05-20 12:08:20 +0800190#define CONFIG_DIMM_SLOTS_PER_CTLR 2
191#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
192#define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800193#define CONFIG_DDR_SPD
York Suned9e4e42014-10-27 11:31:32 -0700194#define CONFIG_FSL_DDR_INTERACTIVE
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800195#define CONFIG_SYS_SPD_BUS_NUM 0
196#define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */
197#define SPD_EEPROM_ADDRESS1 0x51
198#define SPD_EEPROM_ADDRESS2 0x52
199#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
200#define CTRL_INTLV_PREFERED cacheline
201
202/*
203 * IFC Definitions
204 */
205#define CONFIG_SYS_FLASH_BASE 0xe0000000
206#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
207#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
208#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
209 + 0x8000000) | \
210 CSPR_PORT_SIZE_16 | \
211 CSPR_MSEL_NOR | \
212 CSPR_V)
213#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
214#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
215 CSPR_PORT_SIZE_16 | \
216 CSPR_MSEL_NOR | \
217 CSPR_V)
218#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
219/* NOR Flash Timing Params */
220#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
221
222#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
223 FTIM0_NOR_TEADC(0x5) | \
224 FTIM0_NOR_TEAHC(0x5))
225#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
226 FTIM1_NOR_TRAD_NOR(0x1A) |\
227 FTIM1_NOR_TSEQRAD_NOR(0x13))
228#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
229 FTIM2_NOR_TCH(0x4) | \
230 FTIM2_NOR_TWPH(0x0E) | \
231 FTIM2_NOR_TWP(0x1c))
232#define CONFIG_SYS_NOR_FTIM3 0x0
233
234#define CONFIG_SYS_FLASH_QUIET_TEST
235#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
236
237#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
238#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
239#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
240#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
241
242#define CONFIG_SYS_FLASH_EMPTY_INFO
243#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
244 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
245
246#define CONFIG_FSL_QIXIS /* use common QIXIS code */
247#define QIXIS_BASE 0xffdf0000
248#define QIXIS_LBMAP_SWITCH 6
249#define QIXIS_LBMAP_MASK 0x0f
250#define QIXIS_LBMAP_SHIFT 0
251#define QIXIS_LBMAP_DFLTBANK 0x00
252#define QIXIS_LBMAP_ALTBANK 0x04
York Sun46caebc2016-04-07 09:52:11 -0700253#define QIXIS_LBMAP_NAND 0x09
254#define QIXIS_LBMAP_SD 0x00
255#define QIXIS_RCW_SRC_NAND 0x104
256#define QIXIS_RCW_SRC_SD 0x040
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800257#define QIXIS_RST_CTL_RESET 0x83
258#define QIXIS_RST_FORCE_MEM 0x1
259#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
260#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
261#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
262#define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
263
264#define CONFIG_SYS_CSPR3_EXT (0xf)
265#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
266 | CSPR_PORT_SIZE_8 \
267 | CSPR_MSEL_GPCM \
268 | CSPR_V)
269#define CONFIG_SYS_AMASK3 IFC_AMASK(4*1024)
270#define CONFIG_SYS_CSOR3 0x0
271/* QIXIS Timing parameters for IFC CS3 */
272#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
273 FTIM0_GPCM_TEADC(0x0e) | \
274 FTIM0_GPCM_TEAHC(0x0e))
275#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
276 FTIM1_GPCM_TRAD(0x3f))
277#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shengzhou Liu6b7679c2014-03-06 15:07:39 +0800278 FTIM2_GPCM_TCH(0x8) | \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800279 FTIM2_GPCM_TWP(0x1f))
280#define CONFIG_SYS_CS3_FTIM3 0x0
281
282/* NAND Flash on IFC */
283#define CONFIG_NAND_FSL_IFC
284#define CONFIG_SYS_NAND_BASE 0xff800000
285#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
286
287#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
288#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
289 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
290 | CSPR_MSEL_NAND /* MSEL = NAND */ \
291 | CSPR_V)
292#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
293
294#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
295 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
296 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
297 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
298 | CSOR_NAND_PGS_2K /* Page Size = 2K */\
299 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\
300 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
301
302#define CONFIG_SYS_NAND_ONFI_DETECTION
303
304/* ONFI NAND Flash mode0 Timing Params */
305#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
306 FTIM0_NAND_TWP(0x18) | \
307 FTIM0_NAND_TWCHT(0x07) | \
308 FTIM0_NAND_TWH(0x0a))
309#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
310 FTIM1_NAND_TWBE(0x39) | \
311 FTIM1_NAND_TRR(0x0e) | \
312 FTIM1_NAND_TRP(0x18))
313#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
314 FTIM2_NAND_TREH(0x0a) | \
315 FTIM2_NAND_TWHRE(0x1e))
316#define CONFIG_SYS_NAND_FTIM3 0x0
317
318#define CONFIG_SYS_NAND_DDR_LAW 11
319#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
320#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800321#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
322
323#if defined(CONFIG_NAND)
324#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
325#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
326#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
327#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
328#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
329#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
330#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
331#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
Shengzhou Liu22cbf962014-03-13 10:19:00 +0800332#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
333#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
334#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
335#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
336#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
337#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
338#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
339#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
340#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
341#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800342#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
343#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
344#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
345#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
346#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
347#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
348#else
349#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
350#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
351#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
352#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
353#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
354#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
355#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
356#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
Shengzhou Liu22cbf962014-03-13 10:19:00 +0800357#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
358#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
359#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
360#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
361#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
362#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
363#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
364#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800365#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
366#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
367#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
368#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
369#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
370#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
371#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
372#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
373#endif
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800374
375#if defined(CONFIG_RAMBOOT_PBL)
376#define CONFIG_SYS_RAMBOOT
377#endif
378
Shengzhou Liub19e2882014-04-18 16:43:39 +0800379#ifdef CONFIG_SPL_BUILD
380#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
381#else
382#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
383#endif
384
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800385#define CONFIG_HWCONFIG
386
387/* define to use L1 as initial stack */
388#define CONFIG_L1_INIT_RAM
389#define CONFIG_SYS_INIT_RAM_LOCK
390#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
391#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunb3142e22015-08-17 13:31:51 -0700392#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800393/* The assembler doesn't like typecast */
394#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
395 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
396 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
397#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
398#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
399 GENERATED_GBL_DATA_SIZE)
400#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Prabhakar Kushwaha9307cba2014-03-31 15:31:48 +0530401#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800402#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
403
404/*
405 * Serial Port
406 */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800407#define CONFIG_SYS_NS16550_SERIAL
408#define CONFIG_SYS_NS16550_REG_SIZE 1
409#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
410#define CONFIG_SYS_BAUDRATE_TABLE \
411 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
412#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
413#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
414#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
415#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
416
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800417/*
418 * I2C
419 */
420#define CONFIG_SYS_I2C
421#define CONFIG_SYS_I2C_FSL
422#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
423#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
424#define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F
425#define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F
426#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
427#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
428#define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
429#define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
430#define CONFIG_SYS_FSL_I2C_SPEED 100000
431#define CONFIG_SYS_FSL_I2C2_SPEED 100000
432#define CONFIG_SYS_FSL_I2C3_SPEED 100000
433#define CONFIG_SYS_FSL_I2C4_SPEED 100000
434#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
435#define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */
436#define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */
437#define I2C_MUX_CH_DEFAULT 0x8
438
Ying Zhang3ad27372014-10-31 18:06:18 +0800439#define I2C_MUX_CH_VOL_MONITOR 0xa
440
441/* Voltage monitor on channel 2*/
442#define I2C_VOL_MONITOR_ADDR 0x40
443#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
444#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
445#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
446
447#define CONFIG_VID_FLS_ENV "t208xqds_vdd_mv"
448#ifndef CONFIG_SPL_BUILD
449#define CONFIG_VID
450#endif
451#define CONFIG_VOL_MONITOR_IR36021_SET
452#define CONFIG_VOL_MONITOR_IR36021_READ
453/* The lowest and highest voltage allowed for T208xQDS */
454#define VDD_MV_MIN 819
455#define VDD_MV_MAX 1212
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800456
457/*
458 * RapidIO
459 */
460#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
461#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
462#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
463#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
464#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
465#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
466/*
467 * for slave u-boot IMAGE instored in master memory space,
468 * PHYS must be aligned based on the SIZE
469 */
Liu Gange4911812014-05-15 14:30:34 +0800470#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
471#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
472#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
473#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800474/*
475 * for slave UCODE and ENV instored in master memory space,
476 * PHYS must be aligned based on the SIZE
477 */
Liu Gange4911812014-05-15 14:30:34 +0800478#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800479#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
480#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
481
482/* slave core release by master*/
483#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
484#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
485
486/*
487 * SRIO_PCIE_BOOT - SLAVE
488 */
489#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
490#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
491#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
492 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
493#endif
494
495/*
496 * eSPI - Enhanced SPI
497 */
498#ifdef CONFIG_SPI_FLASH
Shengzhou Liu254887a2014-02-21 13:16:19 +0800499
Shengzhou Liub19e2882014-04-18 16:43:39 +0800500#define CONFIG_SPI_FLASH_BAR
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800501#define CONFIG_SF_DEFAULT_SPEED 10000000
502#define CONFIG_SF_DEFAULT_MODE 0
503#endif
504
505/*
506 * General PCI
507 * Memory space is mapped 1-1, but I/O space must start from 0.
508 */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -0400509#define CONFIG_PCIE1 /* PCIE controller 1 */
510#define CONFIG_PCIE2 /* PCIE controller 2 */
511#define CONFIG_PCIE3 /* PCIE controller 3 */
512#define CONFIG_PCIE4 /* PCIE controller 4 */
Bao Xiaowei7abcd0c2017-12-19 10:32:44 +0800513#define CONFIG_FSL_PCIE_RESET /* pcie reset fix link width 2x-4x*/
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800514#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
515#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
516/* controller 1, direct to uli, tgtid 3, Base address 20000 */
517#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
518#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
519#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
520#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
521#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
522#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
523#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
524#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
525
526/* controller 2, Slot 2, tgtid 2, Base address 201000 */
527#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
528#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
529#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
530#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
531#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
532#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
533#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
534#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
535
536/* controller 3, Slot 1, tgtid 1, Base address 202000 */
537#define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000
538#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
539#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc30000000ull
540#define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
541#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
542#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
543#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
544#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
545
546/* controller 4, Base address 203000 */
547#define CONFIG_SYS_PCIE4_MEM_VIRT 0xc0000000
548#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
549#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc40000000ull
550#define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
551#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
552#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
553#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
554
555#ifdef CONFIG_PCI
556#define CONFIG_PCI_INDIRECT_BRIDGE
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800557#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800558#endif
559
560/* Qman/Bman */
561#ifndef CONFIG_NOBQFMAN
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800562#define CONFIG_SYS_BMAN_NUM_PORTALS 18
563#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
564#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
565#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500566#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
567#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
568#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
569#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
570#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
571 CONFIG_SYS_BMAN_CENA_SIZE)
572#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
573#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800574#define CONFIG_SYS_QMAN_NUM_PORTALS 18
575#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
576#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
577#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500578#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
579#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
580#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
581#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
582#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
583 CONFIG_SYS_QMAN_CENA_SIZE)
584#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
585#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800586
587#define CONFIG_SYS_DPAA_FMAN
588#define CONFIG_SYS_DPAA_PME
589#define CONFIG_SYS_PMAN
590#define CONFIG_SYS_DPAA_DCE
591#define CONFIG_SYS_DPAA_RMAN /* RMan */
592#define CONFIG_SYS_INTERLAKEN
593
594/* Default address of microcode for the Linux Fman driver */
595#if defined(CONFIG_SPIFLASH)
596/*
597 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
598 * env, so we got 0x110000.
599 */
600#define CONFIG_SYS_QE_FW_IN_SPIFLASH
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800601#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800602#elif defined(CONFIG_SDCARD)
603/*
604 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Shengzhou Liub19e2882014-04-18 16:43:39 +0800605 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
606 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800607 */
608#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Shengzhou Liub19e2882014-04-18 16:43:39 +0800609#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800610#elif defined(CONFIG_NAND)
611#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
Shengzhou Liub19e2882014-04-18 16:43:39 +0800612#define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800613#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
614/*
615 * Slave has no ucode locally, it can fetch this from remote. When implementing
616 * in two corenet boards, slave's ucode could be stored in master's memory
617 * space, the address can be mapped from slave TLB->slave LAW->
618 * slave SRIO or PCIE outbound window->master inbound window->
619 * master LAW->the ucode address in master's memory space.
620 */
621#define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800622#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800623#else
624#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800625#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800626#endif
627#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
628#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
629#endif /* CONFIG_NOBQFMAN */
630
631#ifdef CONFIG_SYS_DPAA_FMAN
632#define CONFIG_FMAN_ENET
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800633#define CONFIG_PHY_VITESSE
634#define CONFIG_PHY_REALTEK
635#define CONFIG_PHY_TERANETICS
636#define RGMII_PHY1_ADDR 0x1
637#define RGMII_PHY2_ADDR 0x2
638#define FM1_10GEC1_PHY_ADDR 0x3
639#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
640#define SGMII_CARD_PORT2_PHY_ADDR 0x1D
641#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
642#define SGMII_CARD_PORT4_PHY_ADDR 0x1F
643#endif
644
645#ifdef CONFIG_FMAN_ENET
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800646#define CONFIG_ETHPRIME "FM1@DTSEC3"
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800647#endif
648
649/*
650 * SATA
651 */
652#ifdef CONFIG_FSL_SATA_V2
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800653#define CONFIG_SYS_SATA_MAX_DEVICE 2
654#define CONFIG_SATA1
655#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
656#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
657#define CONFIG_SATA2
658#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
659#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
660#define CONFIG_LBA48
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800661#endif
662
663/*
664 * USB
665 */
Tom Rini8850c5d2017-05-12 22:33:27 -0400666#ifdef CONFIG_USB_EHCI_HCD
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800667#define CONFIG_USB_EHCI_FSL
668#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800669#define CONFIG_HAS_FSL_DR_USB
670#endif
671
672/*
673 * SDHC
674 */
675#ifdef CONFIG_MMC
Yangbo Lucf23b4d2016-01-28 16:33:07 +0800676#define CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800677#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
678#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
679#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Yangbo Lub46cf1b2015-04-22 13:57:21 +0800680#define CONFIG_FSL_ESDHC_ADAPTER_IDENT
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800681#endif
682
Shengzhou Liu9941cf72014-04-02 14:28:34 +0800683/*
684 * Dynamic MTD Partition support with mtdparts
685 */
Shengzhou Liu9941cf72014-04-02 14:28:34 +0800686
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800687/*
688 * Environment
689 */
690#define CONFIG_LOADS_ECHO /* echo on for serial download */
691#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
692
693/*
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800694 * Miscellaneous configurable options
695 */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800696#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800697
698/*
699 * For booting Linux, the board info and command line data
700 * have to be in the first 64 MB of memory, since this is
701 * the maximum mapped by the Linux kernel during initialization.
702 */
703#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
704#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
705
706#ifdef CONFIG_CMD_KGDB
707#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
708#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
709#endif
710
711/*
712 * Environment Configuration
713 */
714#define CONFIG_ROOTPATH "/opt/nfsroot"
715#define CONFIG_BOOTFILE "uImage"
716#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
717
718/* default location for tftp and bootm */
719#define CONFIG_LOADADDR 1000000
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800720#define __USB_PHY_TYPE utmi
721
722#define CONFIG_EXTRA_ENV_SETTINGS \
723 "hwconfig=fsl_ddr:" \
724 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
725 "bank_intlv=auto;" \
726 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
727 "netdev=eth0\0" \
728 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
729 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
730 "tftpflash=tftpboot $loadaddr $uboot && " \
731 "protect off $ubootaddr +$filesize && " \
732 "erase $ubootaddr +$filesize && " \
733 "cp.b $loadaddr $ubootaddr $filesize && " \
734 "protect on $ubootaddr +$filesize && " \
735 "cmp.b $loadaddr $ubootaddr $filesize\0" \
736 "consoledev=ttyS0\0" \
737 "ramdiskaddr=2000000\0" \
738 "ramdiskfile=t2080qds/ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500739 "fdtaddr=1e00000\0" \
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800740 "fdtfile=t2080qds/t2080qds.dtb\0" \
Kim Phillips32465842014-05-14 19:33:45 -0500741 "bdev=sda3\0"
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800742
743/*
744 * For emulation this causes u-boot to jump to the start of the
745 * proof point app code automatically
746 */
747#define CONFIG_PROOF_POINTS \
748 "setenv bootargs root=/dev/$bdev rw " \
749 "console=$consoledev,$baudrate $othbootargs;" \
750 "cpu 1 release 0x29000000 - - -;" \
751 "cpu 2 release 0x29000000 - - -;" \
752 "cpu 3 release 0x29000000 - - -;" \
753 "cpu 4 release 0x29000000 - - -;" \
754 "cpu 5 release 0x29000000 - - -;" \
755 "cpu 6 release 0x29000000 - - -;" \
756 "cpu 7 release 0x29000000 - - -;" \
757 "go 0x29000000"
758
759#define CONFIG_HVBOOT \
760 "setenv bootargs config-addr=0x60000000; " \
761 "bootm 0x01000000 - 0x00f00000"
762
763#define CONFIG_ALU \
764 "setenv bootargs root=/dev/$bdev rw " \
765 "console=$consoledev,$baudrate $othbootargs;" \
766 "cpu 1 release 0x01000000 - - -;" \
767 "cpu 2 release 0x01000000 - - -;" \
768 "cpu 3 release 0x01000000 - - -;" \
769 "cpu 4 release 0x01000000 - - -;" \
770 "cpu 5 release 0x01000000 - - -;" \
771 "cpu 6 release 0x01000000 - - -;" \
772 "cpu 7 release 0x01000000 - - -;" \
773 "go 0x01000000"
774
775#define CONFIG_LINUX \
776 "setenv bootargs root=/dev/ram rw " \
777 "console=$consoledev,$baudrate $othbootargs;" \
778 "setenv ramdiskaddr 0x02000000;" \
779 "setenv fdtaddr 0x00c00000;" \
780 "setenv loadaddr 0x1000000;" \
781 "bootm $loadaddr $ramdiskaddr $fdtaddr"
782
783#define CONFIG_HDBOOT \
784 "setenv bootargs root=/dev/$bdev rw " \
785 "console=$consoledev,$baudrate $othbootargs;" \
786 "tftp $loadaddr $bootfile;" \
787 "tftp $fdtaddr $fdtfile;" \
788 "bootm $loadaddr - $fdtaddr"
789
790#define CONFIG_NFSBOOTCOMMAND \
791 "setenv bootargs root=/dev/nfs rw " \
792 "nfsroot=$serverip:$rootpath " \
793 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
794 "console=$consoledev,$baudrate $othbootargs;" \
795 "tftp $loadaddr $bootfile;" \
796 "tftp $fdtaddr $fdtfile;" \
797 "bootm $loadaddr - $fdtaddr"
798
799#define CONFIG_RAMBOOTCOMMAND \
800 "setenv bootargs root=/dev/ram rw " \
801 "console=$consoledev,$baudrate $othbootargs;" \
802 "tftp $ramdiskaddr $ramdiskfile;" \
803 "tftp $loadaddr $bootfile;" \
804 "tftp $fdtaddr $fdtfile;" \
805 "bootm $loadaddr $ramdiskaddr $fdtaddr"
806
807#define CONFIG_BOOTCOMMAND CONFIG_LINUX
808
Shengzhou Liuc4d0e812013-11-22 17:39:11 +0800809#include <asm/fsl_secure_boot.h>
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530810
Shengzhou Liu254887a2014-02-21 13:16:19 +0800811#endif /* __T208xQDS_H */