blob: 0f4bd91c645d0be4177fa7cf5855710b1e46cce1 [file] [log] [blame]
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +02001/*
2 * Copyright (C) 2008, Guennadi Liakhovetski <lg@denx.de>
3 *
4 * Configuration settings for the MX31ADS Freescale board.
5 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02006 * SPDX-License-Identifier: GPL-2.0+
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +02007 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
Stefano Babic86271112011-03-14 15:43:56 +010012#include <asm/arch/imx-regs.h>
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +020013
14 /* High Level Configuration Options */
Masahiro Yamada3fd968e2014-11-06 14:59:37 +090015#define CONFIG_MX31 1 /* This is a mx31 */
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +020016
17#define CONFIG_DISPLAY_CPUINFO
18#define CONFIG_DISPLAY_BOARDINFO
19
Fabio Estevam4ac2e2d2011-06-05 06:26:49 +000020#define CONFIG_SYS_TEXT_BASE 0xA0000000
21
Fabio Estevamda3598a2011-09-22 08:07:16 +000022#define CONFIG_MACH_TYPE MACH_TYPE_MX31ADS
23
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +020024/*
25 * Disabled for now due to build problems under Debian and a significant increase
26 * in the final file size: 144260 vs. 109536 Bytes.
27 */
28#if 0
29#define CONFIG_OF_LIBFDT 1
30#define CONFIG_FIT 1
31#define CONFIG_FIT_VERBOSE 1
32#endif
33
34#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
35#define CONFIG_SETUP_MEMORY_TAGS 1
36#define CONFIG_INITRD_TAG 1
37
38/*
39 * Size of malloc() pool
40 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020041#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128 * 1024)
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +020042
43/*
44 * Hardware drivers
45 */
46
Stefano Babic40f6fff2011-11-22 15:22:39 +010047#define CONFIG_MXC_UART
48#define CONFIG_MXC_UART_BASE UART1_BASE
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +020049
Guennadi Liakhovetski0a0b6062008-04-15 13:33:11 +020050#define CONFIG_HARD_SPI 1
51#define CONFIG_MXC_SPI 1
Haavard Skinnemoend255bb02008-05-16 11:10:31 +020052#define CONFIG_DEFAULT_SPI_BUS 1
Stefano Babic9f481e92010-08-23 20:41:19 +020053#define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH)
Stefano Babic5bd9a9b2011-08-26 11:44:52 +020054#define CONFIG_MXC_GPIO
Guennadi Liakhovetski0a0b6062008-04-15 13:33:11 +020055
Stefano Babicd7d67802011-10-08 11:02:53 +020056/* PMIC Controller */
Ɓukasz Majewskibe3b51a2012-11-13 03:22:14 +000057#define CONFIG_POWER
58#define CONFIG_POWER_SPI
59#define CONFIG_POWER_FSL
Stefano Babicdfe5e142010-04-16 17:11:19 +020060#define CONFIG_FSL_PMIC_BUS 1
61#define CONFIG_FSL_PMIC_CS 0
62#define CONFIG_FSL_PMIC_CLK 1000000
Stefano Babic9f481e92010-08-23 20:41:19 +020063#define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH)
Stefano Babicd7d67802011-10-08 11:02:53 +020064#define CONFIG_FSL_PMIC_BITLEN 32
Fabio Estevam4e8b7542011-10-24 06:44:15 +000065#define CONFIG_RTC_MC13XXX
Guennadi Liakhovetski0a0b6062008-04-15 13:33:11 +020066
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +020067/* allow to overwrite serial and ethaddr */
68#define CONFIG_ENV_OVERWRITE
69#define CONFIG_CONS_INDEX 1
70#define CONFIG_BAUDRATE 115200
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +020071
72/***********************************************************
73 * Command definition
74 ***********************************************************/
75
76#include <config_cmd_default.h>
77
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +020078#define CONFIG_CMD_PING
Guennadi Liakhovetski7602ed52008-04-28 00:25:32 +020079#define CONFIG_CMD_DHCP
Guennadi Liakhovetski0a0b6062008-04-15 13:33:11 +020080#define CONFIG_CMD_SPI
81#define CONFIG_CMD_DATE
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +020082
83#define CONFIG_BOOTDELAY 3
84
Guennadi Liakhovetski7602ed52008-04-28 00:25:32 +020085#define CONFIG_LOADADDR 0x80800000 /* loadaddr env var */
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +020086
Guennadi Liakhovetski0a0b6062008-04-15 13:33:11 +020087#define CONFIG_EXTRA_ENV_SETTINGS \
88 "netdev=eth0\0" \
89 "uboot_addr=0xa0000000\0" \
90 "uboot=mx31ads/u-boot.bin\0" \
91 "kernel=mx31ads/uImage\0" \
92 "nfsroot=/opt/eldk/arm\0" \
93 "bootargs_base=setenv bootargs console=ttymxc0,115200\0" \
94 "bootargs_nfs=setenv bootargs ${bootargs} root=/dev/nfs " \
95 "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \
96 "bootcmd=run bootcmd_net\0" \
97 "bootcmd_net=run bootargs_base bootargs_nfs; " \
98 "tftpboot ${loadaddr} ${kernel}; bootm\0" \
99 "prg_uboot=tftpboot ${loadaddr} ${uboot}; " \
100 "protect off ${uboot_addr} 0xa003ffff; " \
101 "erase ${uboot_addr} 0xa003ffff; " \
102 "cp.b ${loadaddr} ${uboot_addr} ${filesize}; " \
103 "setenv filesize; saveenv\0"
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200104
Ben Warrenb1c0eaa2009-08-25 13:09:37 -0700105#define CONFIG_CS8900
106#define CONFIG_CS8900_BASE 0xb4020300
107#define CONFIG_CS8900_BUS16 1 /* follow the Linux driver */
Guennadi Liakhovetskid23ff682008-04-03 17:04:22 +0200108
109/*
110 * The MX31ADS board seems to have a hardware "peculiarity" confirmed under
111 * U-Boot, RedBoot and Linux: the ethernet Rx signal is reaching the CS8900A
112 * controller inverted. The controller is capable of detecting and correcting
113 * this, but it needs 4 network packets for that. Which means, at startup, you
114 * will not receive answers to the first 4 packest, unless there have been some
115 * broadcasts on the network, or your board is on a hub. Reducing the ARP
116 * timeout from default 5 seconds to 200ms we speed up the initial TFTP
117 * transfer, should the user wish one, significantly.
118 */
119#define CONFIG_ARP_TIMEOUT 200UL
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200120
121/*
122 * Miscellaneous configurable options
123 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200126/* Print Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
128#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
129#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200130
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_MEMTEST_START 0 /* memtest works on */
132#define CONFIG_SYS_MEMTEST_END 0x10000
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200133
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200135
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200136#define CONFIG_CMDLINE_EDITING 1
137
138/*-----------------------------------------------------------------------
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200139 * Physical Memory Map
140 */
141#define CONFIG_NR_DRAM_BANKS 1
142#define PHYS_SDRAM_1 CSD0_BASE
143#define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
Fabio Estevam4ac2e2d2011-06-05 06:26:49 +0000144#define CONFIG_BOARD_EARLY_INIT_F
145
146#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
147#define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
148#define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
149#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
150 GENERATED_GBL_DATA_SIZE)
151#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
152 CONFIG_SYS_GBL_DATA_OFFSET)
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200153
154/*-----------------------------------------------------------------------
155 * FLASH and environment organization
156 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#define CONFIG_SYS_FLASH_BASE CS0_BASE
158#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
159#define CONFIG_SYS_MAX_FLASH_SECT 262 /* max number of sectors on one chip */
160#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE /* Monitor at beginning of flash */
161#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256KiB */
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200162
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200163#define CONFIG_ENV_IS_IN_FLASH 1
Felix Radenskyba8dcca2011-06-06 05:06:07 +0000164#define CONFIG_ENV_SECT_SIZE (128 * 1024)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200165#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
Felix Radenskyba8dcca2011-06-06 05:06:07 +0000166#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Guennadi Liakhovetskid23ff682008-04-03 17:04:22 +0200167
168/* Address and size of Redundant Environment Sector */
Felix Radenskyba8dcca2011-06-06 05:06:07 +0000169#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200170#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
Guennadi Liakhovetskid23ff682008-04-03 17:04:22 +0200171
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200172
173/*-----------------------------------------------------------------------
174 * CFI FLASH driver setup
175 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176#define CONFIG_SYS_FLASH_CFI 1 /* Flash memory is CFI compliant */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200177#define CONFIG_FLASH_CFI_DRIVER 1 /* Use drivers/cfi_flash.c */
Guennadi Liakhovetskid23ff682008-04-03 17:04:22 +0200178#define CONFIG_FLASH_SPANSION_S29WS_N 1 /* A non-standard buffered write algorithm */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* Use buffered writes (~10x faster) */
180#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use hardware sector protection */
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200181
182/*
183 * JFFS2 partitions
184 */
Stefan Roese68d7d652009-03-19 13:30:36 +0100185#undef CONFIG_CMD_MTDPARTS
Guennadi Liakhovetskib5dc9b32008-04-14 10:53:12 +0200186#define CONFIG_JFFS2_DEV "nor0"
187
188#endif /* __CONFIG_H */