blob: f5c007127ef5a666890c71a3bd000f7184d6c859 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChungLiew57a12722008-01-15 14:15:46 -06002/*
3 * Configuation settings for the Freescale MCF5475 board.
4 *
5 * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
6 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChungLiew57a12722008-01-15 14:15:46 -06007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
13#ifndef _M5475EVB_H
14#define _M5475EVB_H
15
16/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
TsiChungLiew57a12722008-01-15 14:15:46 -060020
TsiChungLiew57a12722008-01-15 14:15:46 -060021#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020022#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew57a12722008-01-15 14:15:46 -060023
Alison Wang1313db42015-02-12 18:33:15 +080024#undef CONFIG_HW_WATCHDOG
TsiChungLiew57a12722008-01-15 14:15:46 -060025#define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
26
TsiChungLiew57a12722008-01-15 14:15:46 -060027#define CONFIG_SLTTMR
28
TsiChungLiew57a12722008-01-15 14:15:46 -060029#ifdef CONFIG_FSLDMAFEC
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050030# define CONFIG_MII_INIT 1
TsiChungLiew57a12722008-01-15 14:15:46 -060031# define CONFIG_HAS_ETH1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020032# define CONFIG_SYS_DMA_USE_INTSRAM 1
33# define CONFIG_SYS_DISCOVER_PHY
34# define CONFIG_SYS_RX_ETH_BUFFER 32
35# define CONFIG_SYS_TX_ETH_BUFFER 48
36# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020037/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
38# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew57a12722008-01-15 14:15:46 -060039# define FECDUPLEX FULL
40# define FECSPEED _100BASET
41# else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020042# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
43# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew57a12722008-01-15 14:15:46 -060044# endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020045# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew57a12722008-01-15 14:15:46 -060046
TsiChungLiew57a12722008-01-15 14:15:46 -060047# define CONFIG_IPADDR 192.162.1.2
48# define CONFIG_NETMASK 255.255.255.0
49# define CONFIG_SERVERIP 192.162.1.1
50# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew57a12722008-01-15 14:15:46 -060051#endif
52
53#ifdef CONFIG_CMD_USB
54# define CONFIG_USB_OHCI_NEW
TsiChungLiew57a12722008-01-15 14:15:46 -060055
TsiChungLiew57a12722008-01-15 14:15:46 -060056# define CONFIG_PCI_OHCI
TsiChungLiew57a12722008-01-15 14:15:46 -060057
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020058# undef CONFIG_SYS_USB_OHCI_BOARD_INIT
59# undef CONFIG_SYS_USB_OHCI_CPU_INIT
60# define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
61# define CONFIG_SYS_USB_OHCI_SLOT_NAME "isp1561"
62# define CONFIG_SYS_OHCI_SWAP_REG_ACCESS
TsiChungLiew57a12722008-01-15 14:15:46 -060063#endif
64
65/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +020066#define CONFIG_SYS_I2C
67#define CONFIG_SYS_I2C_FSL
68#define CONFIG_SYS_FSL_I2C_SPEED 80000
69#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
70#define CONFIG_SYS_FSL_I2C_OFFSET 0x00008F00
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020071#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLiew57a12722008-01-15 14:15:46 -060072
73/* PCI */
74#ifdef CONFIG_CMD_PCI
TsiChung Liewf33fca22008-03-30 01:19:06 -050075#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
TsiChungLiew57a12722008-01-15 14:15:46 -060076
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 8
TsiChungLiew57a12722008-01-15 14:15:46 -060078
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#define CONFIG_SYS_PCI_MEM_BUS 0x80000000
80#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS
81#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000
TsiChungLiew57a12722008-01-15 14:15:46 -060082
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020083#define CONFIG_SYS_PCI_IO_BUS 0x71000000
84#define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS
85#define CONFIG_SYS_PCI_IO_SIZE 0x01000000
TsiChungLiew57a12722008-01-15 14:15:46 -060086
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020087#define CONFIG_SYS_PCI_CFG_BUS 0x70000000
88#define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS
89#define CONFIG_SYS_PCI_CFG_SIZE 0x01000000
TsiChungLiew57a12722008-01-15 14:15:46 -060090#endif
91
TsiChungLiew57a12722008-01-15 14:15:46 -060092#define CONFIG_UDP_CHECKSUM
93
94#ifdef CONFIG_MCFFEC
TsiChungLiew57a12722008-01-15 14:15:46 -060095# define CONFIG_IPADDR 192.162.1.2
96# define CONFIG_NETMASK 255.255.255.0
97# define CONFIG_SERVERIP 192.162.1.1
98# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew57a12722008-01-15 14:15:46 -060099#endif /* FEC_ENET */
100
Mario Six5bc05432018-03-28 14:38:20 +0200101#define CONFIG_HOSTNAME "M547xEVB"
TsiChungLiew57a12722008-01-15 14:15:46 -0600102#define CONFIG_EXTRA_ENV_SETTINGS \
103 "netdev=eth0\0" \
104 "loadaddr=10000\0" \
105 "u-boot=u-boot.bin\0" \
106 "load=tftp ${loadaddr) ${u-boot}\0" \
107 "upd=run load; run prog\0" \
108 "prog=prot off bank 1;" \
Jason Jin09933fb2011-08-19 10:10:40 +0800109 "era ff800000 ff83ffff;" \
TsiChungLiew57a12722008-01-15 14:15:46 -0600110 "cp.b ${loadaddr} ff800000 ${filesize};"\
111 "save\0" \
112 ""
113
114#define CONFIG_PRAM 512 /* 512 KB */
TsiChungLiew57a12722008-01-15 14:15:46 -0600115
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_SYS_LOAD_ADDR 0x00010000
TsiChungLiew57a12722008-01-15 14:15:46 -0600117
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#define CONFIG_SYS_CLK CONFIG_SYS_BUSCLK
119#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 2
TsiChungLiew57a12722008-01-15 14:15:46 -0600120
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#define CONFIG_SYS_MBAR 0xF0000000
122#define CONFIG_SYS_INTSRAM (CONFIG_SYS_MBAR + 0x10000)
123#define CONFIG_SYS_INTSRAMSZ 0x8000
TsiChungLiew57a12722008-01-15 14:15:46 -0600124
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125/*#define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)*/
TsiChungLiew57a12722008-01-15 14:15:46 -0600126
127/*
128 * Low Level Configuration Settings
129 * (address mappings, register initial values, etc.)
130 * You should know what you are doing if you make changes here.
131 */
132/*-----------------------------------------------------------------------
133 * Definitions for initial stack pointer and data area (in DPRAM)
134 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135#define CONFIG_SYS_INIT_RAM_ADDR 0xF2000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200136#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200137#define CONFIG_SYS_INIT_RAM_CTRL 0x21
Wolfgang Denk553f0982010-10-26 13:32:32 +0200138#define CONFIG_SYS_INIT_RAM1_ADDR (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139#define CONFIG_SYS_INIT_RAM1_END 0x1000 /* End of used area in internal SRAM */
140#define CONFIG_SYS_INIT_RAM1_CTRL 0x21
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200141#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChungLiew57a12722008-01-15 14:15:46 -0600143
144/*-----------------------------------------------------------------------
145 * Start addresses for the final memory configuration
146 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew57a12722008-01-15 14:15:46 -0600148 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#define CONFIG_SYS_SDRAM_BASE 0x00000000
150#define CONFIG_SYS_SDRAM_CFG1 0x73711630
151#define CONFIG_SYS_SDRAM_CFG2 0x46770000
152#define CONFIG_SYS_SDRAM_CTRL 0xE10B0000
153#define CONFIG_SYS_SDRAM_EMOD 0x40010000
154#define CONFIG_SYS_SDRAM_MODE 0x018D0000
155#define CONFIG_SYS_SDRAM_DRVSTRENGTH 0x000002AA
156#ifdef CONFIG_SYS_DRAMSZ1
157# define CONFIG_SYS_SDRAM_SIZE (CONFIG_SYS_DRAMSZ + CONFIG_SYS_DRAMSZ1)
TsiChungLiew57a12722008-01-15 14:15:46 -0600158#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159# define CONFIG_SYS_SDRAM_SIZE CONFIG_SYS_DRAMSZ
TsiChungLiew57a12722008-01-15 14:15:46 -0600160#endif
161
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
163#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiew57a12722008-01-15 14:15:46 -0600164
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
166#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChungLiew57a12722008-01-15 14:15:46 -0600167
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
TsiChungLiew57a12722008-01-15 14:15:46 -0600169
Jason Jin09933fb2011-08-19 10:10:40 +0800170/* Reserve 256 kB for malloc() */
171#define CONFIG_SYS_MALLOC_LEN (256 << 10)
TsiChungLiew57a12722008-01-15 14:15:46 -0600172/*
173 * For booting Linux, the board info and command line data
174 * have to be in the first 8 MB of memory, since this is
175 * the maximum mapped by the Linux kernel during initialization ??
176 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChungLiew57a12722008-01-15 14:15:46 -0600178
179/*-----------------------------------------------------------------------
180 * FLASH organization
181 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#ifdef CONFIG_SYS_FLASH_CFI
183# define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
185# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200186#ifdef CONFIG_SYS_NOR1SZ
187# define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
188# define CONFIG_SYS_FLASH_SIZE ((CONFIG_SYS_NOR1SZ + CONFIG_SYS_BOOTSZ) << 20)
189# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
TsiChungLiew57a12722008-01-15 14:15:46 -0600190#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
192# define CONFIG_SYS_FLASH_SIZE (CONFIG_SYS_BOOTSZ << 20)
TsiChungLiew57a12722008-01-15 14:15:46 -0600193#endif
194#endif
195
196/* Configuration for environment
Jason Jin09933fb2011-08-19 10:10:40 +0800197 * Environment is not embedded in u-boot but at offset 0x40000 on the flash.
198 * First time runing may have env crc error warning if there is
199 * no correct environment on the flash.
TsiChungLiew57a12722008-01-15 14:15:46 -0600200 */
TsiChungLiew57a12722008-01-15 14:15:46 -0600201
202/*-----------------------------------------------------------------------
203 * Cache Configuration
204 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew57a12722008-01-15 14:15:46 -0600206
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600207#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200208 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600209#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200210 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600211#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA + \
212 CF_CACR_IDCM)
213#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
214#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
215 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
216 CF_ACR_EN | CF_ACR_SM_ALL)
217#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_BCINVA | \
218 CF_CACR_IEC | CF_CACR_ICINVA)
219#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
220 CF_CACR_DEC | CF_CACR_DDCM_P | \
221 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
222
TsiChungLiew57a12722008-01-15 14:15:46 -0600223/*-----------------------------------------------------------------------
224 * Chipselect bank definitions
225 */
226/*
227 * CS0 - NOR Flash 1, 2, 4, or 8MB
228 * CS1 - NOR Flash
229 * CS2 - Available
230 * CS3 - Available
231 * CS4 - Available
232 * CS5 - Available
233 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200234#define CONFIG_SYS_CS0_BASE 0xFF800000
235#define CONFIG_SYS_CS0_MASK (((CONFIG_SYS_BOOTSZ << 20) - 1) & 0xFFFF0001)
236#define CONFIG_SYS_CS0_CTRL 0x00101980
TsiChungLiew57a12722008-01-15 14:15:46 -0600237
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200238#ifdef CONFIG_SYS_NOR1SZ
239#define CONFIG_SYS_CS1_BASE 0xE0000000
240#define CONFIG_SYS_CS1_MASK (((CONFIG_SYS_NOR1SZ << 20) - 1) & 0xFFFF0001)
241#define CONFIG_SYS_CS1_CTRL 0x00101D80
TsiChungLiew57a12722008-01-15 14:15:46 -0600242#endif
243
244#endif /* _M5475EVB_H */