blob: f13bd256cc2aba5fc15d95e3fbcb280b726ebf6e [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Tom Warren3f82b1d2011-01-27 10:58:05 +00002/*
3 * (C) Copyright 2010,2011
4 * NVIDIA Corporation <www.nvidia.com>
Tom Warren3f82b1d2011-01-27 10:58:05 +00005 */
6
7#include <common.h>
Simon Glass0521f982014-11-10 17:16:51 -07008#include <dm.h>
Stephen Warren0797f7f2018-08-30 15:43:44 -06009#include <efi_loader.h>
Simon Glass9fb625c2019-08-01 09:46:51 -060010#include <env.h>
Simon Glass346451b2015-04-14 21:03:28 -060011#include <errno.h>
Tom Warren3f82b1d2011-01-27 10:58:05 +000012#include <ns16550.h>
Simon Glass03bc3f12017-06-12 06:21:39 -060013#include <usb.h>
Tom Warren3f82b1d2011-01-27 10:58:05 +000014#include <asm/io.h>
Stephen Warren73c38932015-01-19 16:25:52 -070015#include <asm/arch-tegra/ap.h>
Tom Warren150c2492012-09-19 15:50:56 -070016#include <asm/arch-tegra/board.h>
Thierry Redinga0dbc132019-04-15 11:32:28 +020017#include <asm/arch-tegra/cboot.h>
Tom Warren150c2492012-09-19 15:50:56 -070018#include <asm/arch-tegra/clk_rst.h>
19#include <asm/arch-tegra/pmc.h>
Thierry Redinge9c58f22019-04-15 11:32:17 +020020#include <asm/arch-tegra/pmu.h>
Tom Warren150c2492012-09-19 15:50:56 -070021#include <asm/arch-tegra/sys_proto.h>
22#include <asm/arch-tegra/uart.h>
23#include <asm/arch-tegra/warmboot.h>
Alexandre Courbot871d78e2015-07-09 16:33:00 +090024#include <asm/arch-tegra/gpu.h>
Simon Glass03bc3f12017-06-12 06:21:39 -060025#include <asm/arch-tegra/usb.h>
26#include <asm/arch-tegra/xusb-padctl.h>
Thierry Redingb64e0b92019-04-15 11:32:18 +020027#if IS_ENABLED(CONFIG_TEGRA_CLKRST)
Simon Glass03bc3f12017-06-12 06:21:39 -060028#include <asm/arch/clock.h>
Thierry Redingb64e0b92019-04-15 11:32:18 +020029#endif
Thierry Reding07ea02b2019-04-15 11:32:21 +020030#if IS_ENABLED(CONFIG_TEGRA_PINCTRL)
Simon Glass03bc3f12017-06-12 06:21:39 -060031#include <asm/arch/funcmux.h>
32#include <asm/arch/pinmux.h>
Thierry Reding07ea02b2019-04-15 11:32:21 +020033#endif
Simon Glass03bc3f12017-06-12 06:21:39 -060034#include <asm/arch/tegra.h>
Tom Warren6d6c0ba2012-12-11 13:34:17 +000035#ifdef CONFIG_TEGRA_CLOCK_SCALING
36#include <asm/arch/emc.h>
37#endif
Jimmy Zhangc5b34a22012-04-10 05:17:06 +000038#include "emc.h"
Tom Warren3f82b1d2011-01-27 10:58:05 +000039
40DECLARE_GLOBAL_DATA_PTR;
41
Simon Glass0521f982014-11-10 17:16:51 -070042#ifdef CONFIG_SPL_BUILD
43/* TODO(sjg@chromium.org): Remove once SPL supports device tree */
44U_BOOT_DEVICE(tegra_gpios) = {
45 "gpio_tegra"
46};
47#endif
48
Jeroen Hofstee19d7bf32014-10-08 22:57:46 +020049__weak void pinmux_init(void) {}
50__weak void pin_mux_usb(void) {}
51__weak void pin_mux_spi(void) {}
Stephen Warrenc0be77d2016-09-13 10:45:47 -060052__weak void pin_mux_mmc(void) {}
Jeroen Hofstee19d7bf32014-10-08 22:57:46 +020053__weak void gpio_early_init_uart(void) {}
54__weak void pin_mux_display(void) {}
Tom Warren66999892015-02-20 12:22:22 -070055__weak void start_cpu_fan(void) {}
Thierry Redinga0dbc132019-04-15 11:32:28 +020056__weak void cboot_late_init(void) {}
Lucas Stach0cd10c72012-09-25 20:21:14 +000057
Tom Warrendcd12512014-01-24 12:46:11 -070058#if defined(CONFIG_TEGRA_NAND)
Jeroen Hofstee19d7bf32014-10-08 22:57:46 +020059__weak void pin_mux_nand(void)
Lucas Stachc0720af2012-09-29 10:02:09 +000060{
61 funcmux_select(PERIPH_ID_NDFLASH, FUNCMUX_DEFAULT);
62}
Tom Warrendcd12512014-01-24 12:46:11 -070063#endif
Lucas Stachc0720af2012-09-29 10:02:09 +000064
Tom Warrenf4ef6662011-04-14 12:09:41 +000065/*
Wei Ni5aff0212012-04-02 13:18:58 +000066 * Routine: power_det_init
67 * Description: turn off power detects
68 */
69static void power_det_init(void)
70{
Allen Martin00a27492012-08-31 08:30:00 +000071#if defined(CONFIG_TEGRA20)
Tom Warren29f3e3f2012-09-04 17:00:24 -070072 struct pmc_ctlr *const pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
Wei Ni5aff0212012-04-02 13:18:58 +000073
74 /* turn off power detects */
75 writel(0, &pmc->pmc_pwr_det_latch);
76 writel(0, &pmc->pmc_pwr_det);
77#endif
78}
79
Simon Glassec746642015-04-14 21:03:25 -060080__weak int tegra_board_id(void)
81{
82 return -1;
83}
84
Simon Glass7d874132015-04-14 21:03:24 -060085#ifdef CONFIG_DISPLAY_BOARDINFO
86int checkboard(void)
87{
Simon Glassec746642015-04-14 21:03:25 -060088 int board_id = tegra_board_id();
89
90 printf("Board: %s", CONFIG_TEGRA_BOARD_STRING);
91 if (board_id != -1)
92 printf(", ID: %d\n", board_id);
93 printf("\n");
Simon Glass7d874132015-04-14 21:03:24 -060094
95 return 0;
96}
97#endif /* CONFIG_DISPLAY_BOARDINFO */
98
Simon Glass82776362015-04-14 21:03:27 -060099__weak int tegra_lcd_pmic_init(int board_it)
100{
101 return 0;
102}
103
Simon Glassc96d7092015-06-05 14:39:42 -0600104__weak int nvidia_board_init(void)
105{
106 return 0;
107}
108
Wei Ni5aff0212012-04-02 13:18:58 +0000109/*
Tom Warren3f82b1d2011-01-27 10:58:05 +0000110 * Routine: board_init
111 * Description: Early hardware init.
112 */
113int board_init(void)
114{
Jimmy Zhangc5b34a22012-04-10 05:17:06 +0000115 __maybe_unused int err;
Simon Glass82776362015-04-14 21:03:27 -0600116 __maybe_unused int board_id;
Jimmy Zhangc5b34a22012-04-10 05:17:06 +0000117
Simon Glassa04eba92011-11-05 04:46:51 +0000118 /* Do clocks and UART first so that printf() works */
Thierry Redingb64e0b92019-04-15 11:32:18 +0200119#if IS_ENABLED(CONFIG_TEGRA_CLKRST)
Simon Glass4ed59e72011-09-21 12:40:04 +0000120 clock_init();
121 clock_verify();
Thierry Redingb64e0b92019-04-15 11:32:18 +0200122#endif
Simon Glass4ed59e72011-09-21 12:40:04 +0000123
Alexandre Courboteca676b2015-10-19 13:57:03 +0900124 tegra_gpu_config();
Alexandre Courbot871d78e2015-07-09 16:33:00 +0900125
Simon Glassfda6fac2014-10-13 23:42:13 -0600126#ifdef CONFIG_TEGRA_SPI
Stephen Warrene0284942012-06-12 08:33:40 +0000127 pin_mux_spi();
Tom Warren9112ef82011-11-05 09:48:11 +0000128#endif
Allen Martinb19f5742013-01-29 13:51:28 +0000129
Masahiro Yamada1d2c0502017-01-10 13:32:07 +0900130#ifdef CONFIG_MMC_SDHCI_TEGRA
Stephen Warrenc0be77d2016-09-13 10:45:47 -0600131 pin_mux_mmc();
132#endif
133
Simon Glass3f2997a2016-01-30 16:37:48 -0700134 /* Init is handled automatically in the driver-model case */
Simon Glasse0076332016-01-30 16:38:02 -0700135#if defined(CONFIG_DM_VIDEO)
Marc Dietrich716d9432012-11-25 11:26:11 +0000136 pin_mux_display();
Simon Glass135a87e2016-01-30 16:37:49 -0700137#endif
Tom Warren3f82b1d2011-01-27 10:58:05 +0000138 /* boot param addr */
139 gd->bd->bi_boot_params = (NV_PA_SDRAM_BASE + 0x100);
Wei Ni5aff0212012-04-02 13:18:58 +0000140
141 power_det_init();
142
Simon Glass1f2ba722012-10-30 07:28:53 +0000143#ifdef CONFIG_SYS_I2C_TEGRA
Simon Glass87236262012-04-02 13:18:54 +0000144# ifdef CONFIG_TEGRA_PMU
145 if (pmu_set_nominal())
146 debug("Failed to select nominal voltages\n");
Jimmy Zhangc5b34a22012-04-10 05:17:06 +0000147# ifdef CONFIG_TEGRA_CLOCK_SCALING
148 err = board_emc_init();
149 if (err)
150 debug("Memory controller init failed: %d\n", err);
151# endif
152# endif /* CONFIG_TEGRA_PMU */
Simon Glass1f2ba722012-10-30 07:28:53 +0000153#endif /* CONFIG_SYS_I2C_TEGRA */
Tom Warren3f82b1d2011-01-27 10:58:05 +0000154
Simon Glassf10393e2012-02-27 10:52:50 +0000155#ifdef CONFIG_USB_EHCI_TEGRA
156 pin_mux_usb();
Simon Glassf10393e2012-02-27 10:52:50 +0000157#endif
Mateusz Zalega16297cf2013-10-04 19:22:26 +0200158
Simon Glasse0076332016-01-30 16:38:02 -0700159#if defined(CONFIG_DM_VIDEO)
Simon Glass82776362015-04-14 21:03:27 -0600160 board_id = tegra_board_id();
161 err = tegra_lcd_pmic_init(board_id);
Simon Glass50d8c4a2017-06-12 06:21:59 -0600162 if (err) {
163 debug("Failed to set up LCD PMIC\n");
Simon Glass82776362015-04-14 21:03:27 -0600164 return err;
Simon Glass50d8c4a2017-06-12 06:21:59 -0600165 }
Simon Glass135a87e2016-01-30 16:37:49 -0700166#endif
Simon Glassf10393e2012-02-27 10:52:50 +0000167
Lucas Stachc0720af2012-09-29 10:02:09 +0000168#ifdef CONFIG_TEGRA_NAND
169 pin_mux_nand();
170#endif
171
Simon Glassbe789092017-07-25 08:29:59 -0600172 tegra_xusb_padctl_init();
Thierry Reding79c7a902014-12-09 22:25:09 -0700173
Tom Warren29f3e3f2012-09-04 17:00:24 -0700174#ifdef CONFIG_TEGRA_LP0
Allen Martina49716a2012-08-31 08:30:11 +0000175 /* save Sdram params to PMC 2, 4, and 24 for WB0 */
176 warmboot_save_sdram_params();
177
Simon Glass67ac5792012-04-02 13:18:57 +0000178 /* prepare the WB code to LP0 location */
179 warmboot_prepare_code(TEGRA_LP0_ADDR, TEGRA_LP0_SIZE);
180#endif
Simon Glassc96d7092015-06-05 14:39:42 -0600181 return nvidia_board_init();
Tom Warren3f82b1d2011-01-27 10:58:05 +0000182}
Tom Warren21ef6a12011-05-31 10:30:37 +0000183
Simon Glass3e00dbd2011-09-21 12:40:03 +0000184#ifdef CONFIG_BOARD_EARLY_INIT_F
Thierry Redingcb7a1cf2012-06-04 20:02:27 +0000185static void __gpio_early_init(void)
186{
187}
188
189void gpio_early_init(void) __attribute__((weak, alias("__gpio_early_init")));
190
Simon Glass3e00dbd2011-09-21 12:40:03 +0000191int board_early_init_f(void)
192{
Thierry Redingb64e0b92019-04-15 11:32:18 +0200193#if IS_ENABLED(CONFIG_TEGRA_CLKRST)
Simon Glass46864cc2017-05-31 17:57:16 -0600194 if (!clock_early_init_done())
195 clock_early_init();
Thierry Redingb64e0b92019-04-15 11:32:18 +0200196#endif
Simon Glass46864cc2017-05-31 17:57:16 -0600197
Stephen Warrendd8204d2016-01-26 10:59:42 -0700198#if defined(CONFIG_TEGRA_DISCONNECT_UDC_ON_BOOT)
199#define USBCMD_FS2 (1 << 15)
200 {
201 struct usb_ctlr *usbctlr = (struct usb_ctlr *)0x7d000000;
202 writel(USBCMD_FS2, &usbctlr->usb_cmd);
203 }
204#endif
205
Thierry Redingaa441872015-07-28 11:35:53 +0200206 /* Do any special system timer/TSC setup */
Thierry Redingb64e0b92019-04-15 11:32:18 +0200207#if IS_ENABLED(CONFIG_TEGRA_CLKRST)
208# if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
Thierry Redingaa441872015-07-28 11:35:53 +0200209 if (!tegra_cpu_is_non_secure())
Thierry Redingb64e0b92019-04-15 11:32:18 +0200210# endif
Thierry Redingaa441872015-07-28 11:35:53 +0200211 arch_timer_init();
Thierry Redingb64e0b92019-04-15 11:32:18 +0200212#endif
Thierry Redingaa441872015-07-28 11:35:53 +0200213
Tom Warren6d6c0ba2012-12-11 13:34:17 +0000214 pinmux_init();
Simon Glassf46a9452011-11-28 15:04:40 +0000215 board_init_uart_f();
Simon Glass3e00dbd2011-09-21 12:40:03 +0000216
217 /* Initialize periph GPIOs */
Thierry Redingcb7a1cf2012-06-04 20:02:27 +0000218 gpio_early_init();
Simon Glassa04eba92011-11-05 04:46:51 +0000219 gpio_early_init_uart();
Lucas Stach0cd10c72012-09-25 20:21:14 +0000220
Simon Glass3e00dbd2011-09-21 12:40:03 +0000221 return 0;
222}
223#endif /* EARLY_INIT */
Simon Glass1b24a502012-10-17 13:24:52 +0000224
225int board_late_init(void)
226{
Stephen Warren0797f7f2018-08-30 15:43:44 -0600227#if CONFIG_IS_ENABLED(EFI_LOADER)
228 if (gd->bd->bi_dram[1].start) {
229 /*
230 * Only bank 0 is below board_get_usable_ram_top(), so all of
231 * bank 1 is not mapped by the U-Boot MMU configuration, and so
232 * we must prevent EFI from using it.
233 */
234 efi_add_memory_map(gd->bd->bi_dram[1].start,
235 gd->bd->bi_dram[1].size >> EFI_PAGE_SHIFT,
236 EFI_BOOT_SERVICES_DATA, false);
237 }
238#endif
239
Stephen Warren73c38932015-01-19 16:25:52 -0700240#if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
241 if (tegra_cpu_is_non_secure()) {
242 printf("CPU is in NS mode\n");
Simon Glass382bee52017-08-03 12:22:09 -0600243 env_set("cpu_ns_mode", "1");
Stephen Warren73c38932015-01-19 16:25:52 -0700244 } else {
Simon Glass382bee52017-08-03 12:22:09 -0600245 env_set("cpu_ns_mode", "");
Stephen Warren73c38932015-01-19 16:25:52 -0700246 }
247#endif
Tom Warren66999892015-02-20 12:22:22 -0700248 start_cpu_fan();
Thierry Redinga0dbc132019-04-15 11:32:28 +0200249 cboot_late_init();
Tom Warren66999892015-02-20 12:22:22 -0700250
Simon Glass1b24a502012-10-17 13:24:52 +0000251 return 0;
252}
Tom Warrenc9aa8312013-02-21 12:31:30 +0000253
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600254/*
255 * In some SW environments, a memory carve-out exists to house a secure
256 * monitor, a trusted OS, and/or various statically allocated media buffers.
257 *
258 * This carveout exists at the highest possible address that is within a
259 * 32-bit physical address space.
260 *
261 * This function returns the total size of this carve-out. At present, the
262 * returned value is hard-coded for simplicity. In the future, it may be
263 * possible to determine the carve-out size:
264 * - By querying some run-time information source, such as:
265 * - A structure passed to U-Boot by earlier boot software.
266 * - SoC registers.
267 * - A call into the secure monitor.
268 * - In the per-board U-Boot configuration header, based on knowledge of the
269 * SW environment that U-Boot is being built for.
270 *
271 * For now, we support two configurations in U-Boot:
272 * - 32-bit ports without any form of carve-out.
273 * - 64 bit ports which are assumed to use a carve-out of a conservatively
274 * hard-coded size.
275 */
276static ulong carveout_size(void)
277{
Thierry Reding00f782a2015-07-27 11:45:24 -0600278#ifdef CONFIG_ARM64
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600279 return SZ_512M;
Stephen Warren6e584e62018-06-22 13:03:19 -0600280#elif defined(CONFIG_ARMV7_SECURE_RESERVE_SIZE)
281 // BASE+SIZE might not == 4GB. If so, we want the carveout to cover
282 // from BASE to 4GB, not BASE to BASE+SIZE.
Stephen Warrena839c362018-07-31 12:38:27 -0600283 return (0 - CONFIG_ARMV7_SECURE_BASE) & ~(SZ_2M - 1);
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600284#else
285 return 0;
286#endif
287}
288
289/*
290 * Determine the amount of usable RAM below 4GiB, taking into account any
291 * carve-out that may be assigned.
292 */
293static ulong usable_ram_size_below_4g(void)
294{
295 ulong total_size_below_4g;
296 ulong usable_size_below_4g;
297
298 /*
299 * The total size of RAM below 4GiB is the lesser address of:
300 * (a) 2GiB itself (RAM starts at 2GiB, and 4GiB - 2GiB == 2GiB).
301 * (b) The size RAM physically present in the system.
302 */
303 if (gd->ram_size < SZ_2G)
304 total_size_below_4g = gd->ram_size;
305 else
306 total_size_below_4g = SZ_2G;
307
308 /* Calculate usable RAM by subtracting out any carve-out size */
309 usable_size_below_4g = total_size_below_4g - carveout_size();
310
311 return usable_size_below_4g;
312}
313
314/*
315 * Represent all available RAM in either one or two banks.
316 *
317 * The first bank describes any usable RAM below 4GiB.
318 * The second bank describes any RAM above 4GiB.
319 *
320 * This split is driven by the following requirements:
321 * - The NVIDIA L4T kernel requires separate entries in the DT /memory/reg
322 * property for memory below and above the 4GiB boundary. The layout of that
323 * DT property is directly driven by the entries in the U-Boot bank array.
324 * - The potential existence of a carve-out at the end of RAM below 4GiB can
325 * only be represented using multiple banks.
326 *
327 * Explicitly removing the carve-out RAM from the bank entries makes the RAM
328 * layout a bit more obvious, e.g. when running "bdinfo" at the U-Boot
329 * command-line.
330 *
331 * This does mean that the DT U-Boot passes to the Linux kernel will not
332 * include this RAM in /memory/reg at all. An alternative would be to include
333 * all RAM in the U-Boot banks (and hence DT), and add a /memreserve/ node
334 * into DT to stop the kernel from using the RAM. IIUC, I don't /think/ the
335 * Linux kernel will ever need to access any RAM in* the carve-out via a CPU
336 * mapping, so either way is acceptable.
337 *
338 * On 32-bit systems, we never define a bank for RAM above 4GiB, since the
339 * start address of that bank cannot be represented in the 32-bit .size
340 * field.
341 */
Simon Glass76b00ac2017-03-31 08:40:32 -0600342int dram_init_banksize(void)
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600343{
Thierry Redinga0dbc132019-04-15 11:32:28 +0200344 int err;
345
346 /* try to compute DRAM bank size based on cboot DTB first */
347 err = cboot_dram_init_banksize();
348 if (err == 0)
349 return err;
350
351 /* fall back to default DRAM bank size computation */
352
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600353 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
354 gd->bd->bi_dram[0].size = usable_ram_size_below_4g();
355
Simon Glasse81ca882015-11-19 20:27:02 -0700356#ifdef CONFIG_PCI
357 gd->pci_ram_top = gd->bd->bi_dram[0].start + gd->bd->bi_dram[0].size;
358#endif
359
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600360#ifdef CONFIG_PHYS_64BIT
361 if (gd->ram_size > SZ_2G) {
362 gd->bd->bi_dram[1].start = 0x100000000;
363 gd->bd->bi_dram[1].size = gd->ram_size - SZ_2G;
364 } else
365#endif
366 {
367 gd->bd->bi_dram[1].start = 0;
368 gd->bd->bi_dram[1].size = 0;
369 }
Simon Glass76b00ac2017-03-31 08:40:32 -0600370
371 return 0;
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600372}
373
Thierry Reding00f782a2015-07-27 11:45:24 -0600374/*
375 * Most hardware on 64-bit Tegra is still restricted to DMA to the lower
376 * 32-bits of the physical address space. Cap the maximum usable RAM area
377 * at 4 GiB to avoid DMA buffers from being allocated beyond the 32-bit
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600378 * boundary that most devices can address. Also, don't let U-Boot use any
379 * carve-out, as mentioned above.
Stephen Warren424afc02015-07-29 13:47:58 -0600380 *
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600381 * This function is called before dram_init_banksize(), so we can't simply
382 * return gd->bd->bi_dram[1].start + gd->bd->bi_dram[1].size.
Thierry Reding00f782a2015-07-27 11:45:24 -0600383 */
384ulong board_get_usable_ram_top(ulong total_size)
385{
Thierry Redinga0dbc132019-04-15 11:32:28 +0200386 ulong ram_top;
387
388 /* try to get top of usable RAM based on cboot DTB first */
389 ram_top = cboot_get_usable_ram_top(total_size);
390 if (ram_top > 0)
391 return ram_top;
392
393 /* fall back to default usable RAM computation */
394
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600395 return CONFIG_SYS_SDRAM_BASE + usable_ram_size_below_4g();
Thierry Reding00f782a2015-07-27 11:45:24 -0600396}