Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (c) 2011 The Chromium OS Authors. |
| 4 | * (C) Copyright 2002-2006 |
| 5 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 6 | * |
| 7 | * (C) Copyright 2002 |
| 8 | * Sysgo Real-Time Solutions, GmbH <www.elinos.com> |
| 9 | * Marius Groeger <mgroeger@sysgo.de> |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 10 | */ |
| 11 | |
| 12 | #include <common.h> |
Simon Glass | 24b852a | 2015-11-08 23:47:45 -0700 | [diff] [blame] | 13 | #include <console.h> |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 14 | #include <environment.h> |
Simon Glass | ab7cd62 | 2014-07-23 06:55:04 -0600 | [diff] [blame] | 15 | #include <dm.h> |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 16 | #include <fdtdec.h> |
Simon Glass | f828bf2 | 2013-04-20 08:42:41 +0000 | [diff] [blame] | 17 | #include <fs.h> |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 18 | #include <i2c.h> |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 19 | #include <initcall.h> |
Simon Glass | fb5cf7f | 2015-02-27 22:06:36 -0700 | [diff] [blame] | 20 | #include <malloc.h> |
Joe Hershberger | 0eb25b6 | 2015-03-22 17:08:59 -0500 | [diff] [blame] | 21 | #include <mapmem.h> |
Simon Glass | a733b06 | 2013-04-26 02:53:43 +0000 | [diff] [blame] | 22 | #include <os.h> |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 23 | #include <post.h> |
Simon Glass | e47b2d6 | 2017-03-31 08:40:38 -0600 | [diff] [blame] | 24 | #include <relocate.h> |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 25 | #include <spi.h> |
Jeroen Hofstee | c5d4001 | 2014-06-23 23:20:19 +0200 | [diff] [blame] | 26 | #include <status_led.h> |
Simon Glass | 1057e6c | 2016-02-24 09:14:50 -0700 | [diff] [blame] | 27 | #include <timer.h> |
Simon Glass | 71c52db | 2013-06-11 11:14:42 -0700 | [diff] [blame] | 28 | #include <trace.h> |
Simon Glass | 5a54194 | 2016-01-18 19:52:21 -0700 | [diff] [blame] | 29 | #include <video.h> |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 30 | #include <watchdog.h> |
Simon Glass | b885d02 | 2017-05-17 08:23:01 -0600 | [diff] [blame] | 31 | #ifdef CONFIG_MACH_TYPE |
| 32 | #include <asm/mach-types.h> |
| 33 | #endif |
Simon Glass | 1fbf97d | 2017-03-31 08:40:39 -0600 | [diff] [blame] | 34 | #if defined(CONFIG_MP) && defined(CONFIG_PPC) |
| 35 | #include <asm/mp.h> |
| 36 | #endif |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 37 | #include <asm/io.h> |
| 38 | #include <asm/sections.h> |
Simon Glass | ab7cd62 | 2014-07-23 06:55:04 -0600 | [diff] [blame] | 39 | #include <dm/root.h> |
Simon Glass | 056285f | 2017-03-31 08:40:35 -0600 | [diff] [blame] | 40 | #include <linux/errno.h> |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 41 | |
| 42 | /* |
| 43 | * Pointer to initial global data area |
| 44 | * |
| 45 | * Here we initialize it if needed. |
| 46 | */ |
| 47 | #ifdef XTRN_DECLARE_GLOBAL_DATA_PTR |
| 48 | #undef XTRN_DECLARE_GLOBAL_DATA_PTR |
| 49 | #define XTRN_DECLARE_GLOBAL_DATA_PTR /* empty = allocate here */ |
Mario Six | 16ef147 | 2018-01-15 11:10:02 +0100 | [diff] [blame] | 50 | DECLARE_GLOBAL_DATA_PTR = (gd_t *)(CONFIG_SYS_INIT_GD_ADDR); |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 51 | #else |
| 52 | DECLARE_GLOBAL_DATA_PTR; |
| 53 | #endif |
| 54 | |
| 55 | /* |
Simon Glass | 4c50934 | 2015-04-28 20:25:03 -0600 | [diff] [blame] | 56 | * TODO(sjg@chromium.org): IMO this code should be |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 57 | * refactored to a single function, something like: |
| 58 | * |
| 59 | * void led_set_state(enum led_colour_t colour, int on); |
| 60 | */ |
| 61 | /************************************************************************ |
| 62 | * Coloured LED functionality |
| 63 | ************************************************************************ |
| 64 | * May be supplied by boards if desired |
| 65 | */ |
Jeroen Hofstee | c5d4001 | 2014-06-23 23:20:19 +0200 | [diff] [blame] | 66 | __weak void coloured_LED_init(void) {} |
| 67 | __weak void red_led_on(void) {} |
| 68 | __weak void red_led_off(void) {} |
| 69 | __weak void green_led_on(void) {} |
| 70 | __weak void green_led_off(void) {} |
| 71 | __weak void yellow_led_on(void) {} |
| 72 | __weak void yellow_led_off(void) {} |
| 73 | __weak void blue_led_on(void) {} |
| 74 | __weak void blue_led_off(void) {} |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 75 | |
| 76 | /* |
| 77 | * Why is gd allocated a register? Prior to reloc it might be better to |
| 78 | * just pass it around to each function in this file? |
| 79 | * |
| 80 | * After reloc one could argue that it is hardly used and doesn't need |
| 81 | * to be in a register. Or if it is it should perhaps hold pointers to all |
| 82 | * global data for all modules, so that post-reloc we can avoid the massive |
| 83 | * literal pool we get on ARM. Or perhaps just encourage each module to use |
| 84 | * a structure... |
| 85 | */ |
| 86 | |
Sonic Zhang | d54d7eb | 2014-07-17 19:01:34 +0800 | [diff] [blame] | 87 | #if defined(CONFIG_WATCHDOG) || defined(CONFIG_HW_WATCHDOG) |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 88 | static int init_func_watchdog_init(void) |
| 89 | { |
Tom Rini | ea3310e | 2017-03-14 11:08:10 -0400 | [diff] [blame] | 90 | # if defined(CONFIG_HW_WATCHDOG) && \ |
| 91 | (defined(CONFIG_M68K) || defined(CONFIG_MICROBLAZE) || \ |
Stefan Roese | 14a380a | 2015-03-10 08:04:36 +0100 | [diff] [blame] | 92 | defined(CONFIG_SH) || defined(CONFIG_AT91SAM9_WATCHDOG) || \ |
Anatolij Gustschin | 46d7a3b | 2016-06-13 14:24:23 +0200 | [diff] [blame] | 93 | defined(CONFIG_DESIGNWARE_WATCHDOG) || \ |
Stefan Roese | 14a380a | 2015-03-10 08:04:36 +0100 | [diff] [blame] | 94 | defined(CONFIG_IMX_WATCHDOG)) |
Sonic Zhang | d54d7eb | 2014-07-17 19:01:34 +0800 | [diff] [blame] | 95 | hw_watchdog_init(); |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 96 | puts(" Watchdog enabled\n"); |
Anatolij Gustschin | ba169d9 | 2016-06-13 14:24:24 +0200 | [diff] [blame] | 97 | # endif |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 98 | WATCHDOG_RESET(); |
| 99 | |
| 100 | return 0; |
| 101 | } |
| 102 | |
| 103 | int init_func_watchdog_reset(void) |
| 104 | { |
| 105 | WATCHDOG_RESET(); |
| 106 | |
| 107 | return 0; |
| 108 | } |
| 109 | #endif /* CONFIG_WATCHDOG */ |
| 110 | |
Jeroen Hofstee | dd2a6cd | 2014-10-08 22:57:22 +0200 | [diff] [blame] | 111 | __weak void board_add_ram_info(int use_default) |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 112 | { |
| 113 | /* please define platform specific board_add_ram_info() */ |
| 114 | } |
| 115 | |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 116 | static int init_baud_rate(void) |
| 117 | { |
Simon Glass | bfebc8c | 2017-08-03 12:22:13 -0600 | [diff] [blame] | 118 | gd->baudrate = env_get_ulong("baudrate", 10, CONFIG_BAUDRATE); |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 119 | return 0; |
| 120 | } |
| 121 | |
| 122 | static int display_text_info(void) |
| 123 | { |
Ben Stoltz | 9b21749 | 2015-07-31 09:31:37 -0600 | [diff] [blame] | 124 | #if !defined(CONFIG_SANDBOX) && !defined(CONFIG_EFI_APP) |
Daniel Schwierzeck | 9fdee7d | 2014-11-15 23:46:53 +0100 | [diff] [blame] | 125 | ulong bss_start, bss_end, text_base; |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 126 | |
Simon Glass | 632efa7 | 2013-03-11 07:06:48 +0000 | [diff] [blame] | 127 | bss_start = (ulong)&__bss_start; |
| 128 | bss_end = (ulong)&__bss_end; |
Albert ARIBAUD | b60eff3 | 2014-02-22 17:53:43 +0100 | [diff] [blame] | 129 | |
Sonic Zhang | d54d7eb | 2014-07-17 19:01:34 +0800 | [diff] [blame] | 130 | #ifdef CONFIG_SYS_TEXT_BASE |
Daniel Schwierzeck | 9fdee7d | 2014-11-15 23:46:53 +0100 | [diff] [blame] | 131 | text_base = CONFIG_SYS_TEXT_BASE; |
Sonic Zhang | d54d7eb | 2014-07-17 19:01:34 +0800 | [diff] [blame] | 132 | #else |
Daniel Schwierzeck | 9fdee7d | 2014-11-15 23:46:53 +0100 | [diff] [blame] | 133 | text_base = CONFIG_SYS_MONITOR_BASE; |
Sonic Zhang | d54d7eb | 2014-07-17 19:01:34 +0800 | [diff] [blame] | 134 | #endif |
Daniel Schwierzeck | 9fdee7d | 2014-11-15 23:46:53 +0100 | [diff] [blame] | 135 | |
| 136 | debug("U-Boot code: %08lX -> %08lX BSS: -> %08lX\n", |
Mario Six | 16ef147 | 2018-01-15 11:10:02 +0100 | [diff] [blame] | 137 | text_base, bss_start, bss_end); |
Simon Glass | a733b06 | 2013-04-26 02:53:43 +0000 | [diff] [blame] | 138 | #endif |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 139 | |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 140 | return 0; |
| 141 | } |
| 142 | |
| 143 | static int announce_dram_init(void) |
| 144 | { |
| 145 | puts("DRAM: "); |
| 146 | return 0; |
| 147 | } |
| 148 | |
| 149 | static int show_dram_config(void) |
| 150 | { |
York Sun | fa39ffe | 2014-05-02 17:28:05 -0700 | [diff] [blame] | 151 | unsigned long long size; |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 152 | |
| 153 | #ifdef CONFIG_NR_DRAM_BANKS |
| 154 | int i; |
| 155 | |
| 156 | debug("\nRAM Configuration:\n"); |
| 157 | for (i = size = 0; i < CONFIG_NR_DRAM_BANKS; i++) { |
| 158 | size += gd->bd->bi_dram[i].size; |
Bin Meng | 715f599 | 2015-08-06 01:31:20 -0700 | [diff] [blame] | 159 | debug("Bank #%d: %llx ", i, |
| 160 | (unsigned long long)(gd->bd->bi_dram[i].start)); |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 161 | #ifdef DEBUG |
| 162 | print_size(gd->bd->bi_dram[i].size, "\n"); |
| 163 | #endif |
| 164 | } |
| 165 | debug("\nDRAM: "); |
| 166 | #else |
| 167 | size = gd->ram_size; |
| 168 | #endif |
| 169 | |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 170 | print_size(size, ""); |
| 171 | board_add_ram_info(0); |
| 172 | putc('\n'); |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 173 | |
| 174 | return 0; |
| 175 | } |
| 176 | |
Simon Glass | 76b00ac | 2017-03-31 08:40:32 -0600 | [diff] [blame] | 177 | __weak int dram_init_banksize(void) |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 178 | { |
| 179 | #if defined(CONFIG_NR_DRAM_BANKS) && defined(CONFIG_SYS_SDRAM_BASE) |
| 180 | gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE; |
| 181 | gd->bd->bi_dram[0].size = get_effective_memsize(); |
| 182 | #endif |
Simon Glass | 76b00ac | 2017-03-31 08:40:32 -0600 | [diff] [blame] | 183 | |
| 184 | return 0; |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 185 | } |
| 186 | |
Simon Glass | 6915398 | 2017-05-12 21:09:56 -0600 | [diff] [blame] | 187 | #if defined(CONFIG_SYS_I2C) |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 188 | static int init_func_i2c(void) |
| 189 | { |
| 190 | puts("I2C: "); |
trem | 815a76f | 2013-09-21 18:13:34 +0200 | [diff] [blame] | 191 | #ifdef CONFIG_SYS_I2C |
| 192 | i2c_init_all(); |
| 193 | #else |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 194 | i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE); |
trem | 815a76f | 2013-09-21 18:13:34 +0200 | [diff] [blame] | 195 | #endif |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 196 | puts("ready\n"); |
| 197 | return 0; |
| 198 | } |
| 199 | #endif |
| 200 | |
Rajesh Bhagat | 1fab98f | 2018-01-17 16:13:08 +0530 | [diff] [blame] | 201 | #if defined(CONFIG_VID) |
| 202 | __weak int init_func_vid(void) |
| 203 | { |
| 204 | return 0; |
| 205 | } |
| 206 | #endif |
| 207 | |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 208 | #if defined(CONFIG_HARD_SPI) |
| 209 | static int init_func_spi(void) |
| 210 | { |
| 211 | puts("SPI: "); |
| 212 | spi_init(); |
| 213 | puts("ready\n"); |
| 214 | return 0; |
| 215 | } |
| 216 | #endif |
| 217 | |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 218 | static int setup_mon_len(void) |
| 219 | { |
Michal Simek | e945f6d | 2014-05-08 16:08:44 +0200 | [diff] [blame] | 220 | #if defined(__ARM__) || defined(__MICROBLAZE__) |
Albert ARIBAUD | b60eff3 | 2014-02-22 17:53:43 +0100 | [diff] [blame] | 221 | gd->mon_len = (ulong)&__bss_end - (ulong)_start; |
Ben Stoltz | 9b21749 | 2015-07-31 09:31:37 -0600 | [diff] [blame] | 222 | #elif defined(CONFIG_SANDBOX) || defined(CONFIG_EFI_APP) |
Simon Glass | a733b06 | 2013-04-26 02:53:43 +0000 | [diff] [blame] | 223 | gd->mon_len = (ulong)&_end - (ulong)_init; |
Tom Rini | ea3310e | 2017-03-14 11:08:10 -0400 | [diff] [blame] | 224 | #elif defined(CONFIG_NIOS2) || defined(CONFIG_XTENSA) |
Sonic Zhang | d54d7eb | 2014-07-17 19:01:34 +0800 | [diff] [blame] | 225 | gd->mon_len = CONFIG_SYS_MONITOR_LEN; |
Rick Chen | 068feb9 | 2017-12-26 13:55:58 +0800 | [diff] [blame] | 226 | #elif defined(CONFIG_NDS32) || defined(CONFIG_SH) || defined(CONFIG_RISCV) |
Kun-Hua Huang | 2e88bb2 | 2015-08-24 14:52:35 +0800 | [diff] [blame] | 227 | gd->mon_len = (ulong)(&__bss_end) - (ulong)(&_start); |
Simon Glass | b0b3595 | 2016-05-14 18:49:28 -0600 | [diff] [blame] | 228 | #elif defined(CONFIG_SYS_MONITOR_BASE) |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 229 | /* TODO: use (ulong)&__bss_end - (ulong)&__text_start; ? */ |
| 230 | gd->mon_len = (ulong)&__bss_end - CONFIG_SYS_MONITOR_BASE; |
Simon Glass | 632efa7 | 2013-03-11 07:06:48 +0000 | [diff] [blame] | 231 | #endif |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 232 | return 0; |
| 233 | } |
| 234 | |
| 235 | __weak int arch_cpu_init(void) |
| 236 | { |
| 237 | return 0; |
| 238 | } |
| 239 | |
Paul Burton | 8ebf506 | 2016-09-21 11:18:46 +0100 | [diff] [blame] | 240 | __weak int mach_cpu_init(void) |
| 241 | { |
| 242 | return 0; |
| 243 | } |
| 244 | |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 245 | /* Get the top of usable RAM */ |
| 246 | __weak ulong board_get_usable_ram_top(ulong total_size) |
| 247 | { |
Stephen Warren | 1e4d11a | 2014-12-23 10:34:49 -0700 | [diff] [blame] | 248 | #ifdef CONFIG_SYS_SDRAM_BASE |
| 249 | /* |
Simon Glass | 4c50934 | 2015-04-28 20:25:03 -0600 | [diff] [blame] | 250 | * Detect whether we have so much RAM that it goes past the end of our |
Stephen Warren | 1e4d11a | 2014-12-23 10:34:49 -0700 | [diff] [blame] | 251 | * 32-bit address space. If so, clip the usable RAM so it doesn't. |
| 252 | */ |
| 253 | if (gd->ram_top < CONFIG_SYS_SDRAM_BASE) |
| 254 | /* |
| 255 | * Will wrap back to top of 32-bit space when reservations |
| 256 | * are made. |
| 257 | */ |
| 258 | return 0; |
| 259 | #endif |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 260 | return gd->ram_top; |
| 261 | } |
| 262 | |
| 263 | static int setup_dest_addr(void) |
| 264 | { |
| 265 | debug("Monitor len: %08lX\n", gd->mon_len); |
| 266 | /* |
| 267 | * Ram is setup, size stored in gd !! |
| 268 | */ |
| 269 | debug("Ram size: %08lX\n", (ulong)gd->ram_size); |
York Sun | 36cc0de | 2017-03-06 09:02:28 -0800 | [diff] [blame] | 270 | #if defined(CONFIG_SYS_MEM_TOP_HIDE) |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 271 | /* |
| 272 | * Subtract specified amount of memory to hide so that it won't |
| 273 | * get "touched" at all by U-Boot. By fixing up gd->ram_size |
| 274 | * the Linux kernel should now get passed the now "corrected" |
York Sun | 36cc0de | 2017-03-06 09:02:28 -0800 | [diff] [blame] | 275 | * memory size and won't touch it either. This should work |
| 276 | * for arch/ppc and arch/powerpc. Only Linux board ports in |
| 277 | * arch/powerpc with bootwrapper support, that recalculate the |
| 278 | * memory size from the SDRAM controller setup will have to |
| 279 | * get fixed. |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 280 | */ |
York Sun | 36cc0de | 2017-03-06 09:02:28 -0800 | [diff] [blame] | 281 | gd->ram_size -= CONFIG_SYS_MEM_TOP_HIDE; |
| 282 | #endif |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 283 | #ifdef CONFIG_SYS_SDRAM_BASE |
Siva Durga Prasad Paladugu | 1473b12 | 2018-07-16 15:56:10 +0530 | [diff] [blame] | 284 | gd->ram_base = CONFIG_SYS_SDRAM_BASE; |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 285 | #endif |
Siva Durga Prasad Paladugu | 1473b12 | 2018-07-16 15:56:10 +0530 | [diff] [blame] | 286 | gd->ram_top = gd->ram_base + get_effective_memsize(); |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 287 | gd->ram_top = board_get_usable_ram_top(gd->mon_len); |
Masahiro Yamada | a0ba279 | 2013-05-27 00:37:30 +0000 | [diff] [blame] | 288 | gd->relocaddr = gd->ram_top; |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 289 | debug("Ram top: %08lX\n", (ulong)gd->ram_top); |
Gabriel Huau | ec3b482 | 2014-09-03 13:57:54 -0700 | [diff] [blame] | 290 | #if defined(CONFIG_MP) && (defined(CONFIG_MPC86xx) || defined(CONFIG_E500)) |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 291 | /* |
| 292 | * We need to make sure the location we intend to put secondary core |
| 293 | * boot code is reserved and not used by any part of u-boot |
| 294 | */ |
Masahiro Yamada | a0ba279 | 2013-05-27 00:37:30 +0000 | [diff] [blame] | 295 | if (gd->relocaddr > determine_mp_bootpg(NULL)) { |
| 296 | gd->relocaddr = determine_mp_bootpg(NULL); |
| 297 | debug("Reserving MP boot page to %08lx\n", gd->relocaddr); |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 298 | } |
| 299 | #endif |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 300 | return 0; |
| 301 | } |
| 302 | |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 303 | #ifdef CONFIG_PRAM |
| 304 | /* reserve protected RAM */ |
| 305 | static int reserve_pram(void) |
| 306 | { |
| 307 | ulong reg; |
| 308 | |
Simon Glass | bfebc8c | 2017-08-03 12:22:13 -0600 | [diff] [blame] | 309 | reg = env_get_ulong("pram", 10, CONFIG_PRAM); |
Masahiro Yamada | a0ba279 | 2013-05-27 00:37:30 +0000 | [diff] [blame] | 310 | gd->relocaddr -= (reg << 10); /* size is in kB */ |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 311 | debug("Reserving %ldk for protected RAM at %08lx\n", reg, |
Masahiro Yamada | a0ba279 | 2013-05-27 00:37:30 +0000 | [diff] [blame] | 312 | gd->relocaddr); |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 313 | return 0; |
| 314 | } |
| 315 | #endif /* CONFIG_PRAM */ |
| 316 | |
| 317 | /* Round memory pointer down to next 4 kB limit */ |
| 318 | static int reserve_round_4k(void) |
| 319 | { |
Masahiro Yamada | a0ba279 | 2013-05-27 00:37:30 +0000 | [diff] [blame] | 320 | gd->relocaddr &= ~(4096 - 1); |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 321 | return 0; |
| 322 | } |
| 323 | |
Simon Glass | 80d4bcd | 2017-03-31 08:40:29 -0600 | [diff] [blame] | 324 | #ifdef CONFIG_ARM |
Siva Durga Prasad Paladugu | 60873f7 | 2017-07-13 19:01:08 +0530 | [diff] [blame] | 325 | __weak int reserve_mmu(void) |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 326 | { |
Simon Glass | 80d4bcd | 2017-03-31 08:40:29 -0600 | [diff] [blame] | 327 | #if !(defined(CONFIG_SYS_ICACHE_OFF) && defined(CONFIG_SYS_DCACHE_OFF)) |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 328 | /* reserve TLB table */ |
David Feng | cce6be7 | 2013-12-14 11:47:36 +0800 | [diff] [blame] | 329 | gd->arch.tlb_size = PGTABLE_SIZE; |
Masahiro Yamada | a0ba279 | 2013-05-27 00:37:30 +0000 | [diff] [blame] | 330 | gd->relocaddr -= gd->arch.tlb_size; |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 331 | |
| 332 | /* round down to next 64 kB limit */ |
Masahiro Yamada | a0ba279 | 2013-05-27 00:37:30 +0000 | [diff] [blame] | 333 | gd->relocaddr &= ~(0x10000 - 1); |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 334 | |
Masahiro Yamada | a0ba279 | 2013-05-27 00:37:30 +0000 | [diff] [blame] | 335 | gd->arch.tlb_addr = gd->relocaddr; |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 336 | debug("TLB table from %08lx to %08lx\n", gd->arch.tlb_addr, |
| 337 | gd->arch.tlb_addr + gd->arch.tlb_size); |
York Sun | 50e93b9 | 2016-06-24 16:46:19 -0700 | [diff] [blame] | 338 | |
| 339 | #ifdef CONFIG_SYS_MEM_RESERVE_SECURE |
| 340 | /* |
| 341 | * Record allocated tlb_addr in case gd->tlb_addr to be overwritten |
| 342 | * with location within secure ram. |
| 343 | */ |
| 344 | gd->arch.tlb_allocated = gd->arch.tlb_addr; |
| 345 | #endif |
Simon Glass | 80d4bcd | 2017-03-31 08:40:29 -0600 | [diff] [blame] | 346 | #endif |
York Sun | 50e93b9 | 2016-06-24 16:46:19 -0700 | [diff] [blame] | 347 | |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 348 | return 0; |
| 349 | } |
| 350 | #endif |
| 351 | |
Simon Glass | 5a54194 | 2016-01-18 19:52:21 -0700 | [diff] [blame] | 352 | static int reserve_video(void) |
| 353 | { |
Simon Glass | 0f079eb | 2017-03-31 08:40:30 -0600 | [diff] [blame] | 354 | #ifdef CONFIG_DM_VIDEO |
Simon Glass | 5a54194 | 2016-01-18 19:52:21 -0700 | [diff] [blame] | 355 | ulong addr; |
| 356 | int ret; |
| 357 | |
| 358 | addr = gd->relocaddr; |
| 359 | ret = video_reserve(&addr); |
| 360 | if (ret) |
| 361 | return ret; |
| 362 | gd->relocaddr = addr; |
Simon Glass | 0f079eb | 2017-03-31 08:40:30 -0600 | [diff] [blame] | 363 | #elif defined(CONFIG_LCD) |
Simon Glass | 5a54194 | 2016-01-18 19:52:21 -0700 | [diff] [blame] | 364 | # ifdef CONFIG_FB_ADDR |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 365 | gd->fb_base = CONFIG_FB_ADDR; |
Simon Glass | 5a54194 | 2016-01-18 19:52:21 -0700 | [diff] [blame] | 366 | # else |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 367 | /* reserve memory for LCD display (always full pages) */ |
Masahiro Yamada | a0ba279 | 2013-05-27 00:37:30 +0000 | [diff] [blame] | 368 | gd->relocaddr = lcd_setmem(gd->relocaddr); |
| 369 | gd->fb_base = gd->relocaddr; |
Simon Glass | 5a54194 | 2016-01-18 19:52:21 -0700 | [diff] [blame] | 370 | # endif /* CONFIG_FB_ADDR */ |
Simon Glass | 0f079eb | 2017-03-31 08:40:30 -0600 | [diff] [blame] | 371 | #elif defined(CONFIG_VIDEO) && \ |
Heiko Schocher | 5b8e76c | 2017-06-07 17:33:09 +0200 | [diff] [blame] | 372 | (!defined(CONFIG_PPC)) && \ |
Simon Glass | 8703ef3 | 2016-01-18 19:52:20 -0700 | [diff] [blame] | 373 | !defined(CONFIG_ARM) && !defined(CONFIG_X86) && \ |
Tom Rini | ea3310e | 2017-03-14 11:08:10 -0400 | [diff] [blame] | 374 | !defined(CONFIG_M68K) |
Simon Glass | 8703ef3 | 2016-01-18 19:52:20 -0700 | [diff] [blame] | 375 | /* reserve memory for video display (always full pages) */ |
| 376 | gd->relocaddr = video_setmem(gd->relocaddr); |
| 377 | gd->fb_base = gd->relocaddr; |
Simon Glass | 0f079eb | 2017-03-31 08:40:30 -0600 | [diff] [blame] | 378 | #endif |
Simon Glass | 8703ef3 | 2016-01-18 19:52:20 -0700 | [diff] [blame] | 379 | |
| 380 | return 0; |
| 381 | } |
Simon Glass | 8703ef3 | 2016-01-18 19:52:20 -0700 | [diff] [blame] | 382 | |
Simon Glass | 71c52db | 2013-06-11 11:14:42 -0700 | [diff] [blame] | 383 | static int reserve_trace(void) |
| 384 | { |
| 385 | #ifdef CONFIG_TRACE |
| 386 | gd->relocaddr -= CONFIG_TRACE_BUFFER_SIZE; |
| 387 | gd->trace_buff = map_sysmem(gd->relocaddr, CONFIG_TRACE_BUFFER_SIZE); |
| 388 | debug("Reserving %dk for trace data at: %08lx\n", |
| 389 | CONFIG_TRACE_BUFFER_SIZE >> 10, gd->relocaddr); |
| 390 | #endif |
| 391 | |
| 392 | return 0; |
| 393 | } |
| 394 | |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 395 | static int reserve_uboot(void) |
| 396 | { |
Alexey Brodkin | ff2b2ba | 2018-05-25 16:08:14 +0300 | [diff] [blame] | 397 | if (!(gd->flags & GD_FLG_SKIP_RELOC)) { |
| 398 | /* |
| 399 | * reserve memory for U-Boot code, data & bss |
| 400 | * round down to next 4 kB limit |
| 401 | */ |
| 402 | gd->relocaddr -= gd->mon_len; |
| 403 | gd->relocaddr &= ~(4096 - 1); |
| 404 | #if defined(CONFIG_E500) || defined(CONFIG_MIPS) |
| 405 | /* round down to next 64 kB limit so that IVPR stays aligned */ |
| 406 | gd->relocaddr &= ~(65536 - 1); |
| 407 | #endif |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 408 | |
Alexey Brodkin | ff2b2ba | 2018-05-25 16:08:14 +0300 | [diff] [blame] | 409 | debug("Reserving %ldk for U-Boot at: %08lx\n", |
| 410 | gd->mon_len >> 10, gd->relocaddr); |
| 411 | } |
Masahiro Yamada | a0ba279 | 2013-05-27 00:37:30 +0000 | [diff] [blame] | 412 | |
| 413 | gd->start_addr_sp = gd->relocaddr; |
| 414 | |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 415 | return 0; |
| 416 | } |
| 417 | |
| 418 | /* reserve memory for malloc() area */ |
| 419 | static int reserve_malloc(void) |
| 420 | { |
Masahiro Yamada | a0ba279 | 2013-05-27 00:37:30 +0000 | [diff] [blame] | 421 | gd->start_addr_sp = gd->start_addr_sp - TOTAL_MALLOC_LEN; |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 422 | debug("Reserving %dk for malloc() at: %08lx\n", |
Mario Six | 16ef147 | 2018-01-15 11:10:02 +0100 | [diff] [blame] | 423 | TOTAL_MALLOC_LEN >> 10, gd->start_addr_sp); |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 424 | return 0; |
| 425 | } |
| 426 | |
| 427 | /* (permanently) allocate a Board Info struct */ |
| 428 | static int reserve_board(void) |
| 429 | { |
Sonic Zhang | d54d7eb | 2014-07-17 19:01:34 +0800 | [diff] [blame] | 430 | if (!gd->bd) { |
| 431 | gd->start_addr_sp -= sizeof(bd_t); |
| 432 | gd->bd = (bd_t *)map_sysmem(gd->start_addr_sp, sizeof(bd_t)); |
| 433 | memset(gd->bd, '\0', sizeof(bd_t)); |
| 434 | debug("Reserving %zu Bytes for Board Info at: %08lx\n", |
| 435 | sizeof(bd_t), gd->start_addr_sp); |
| 436 | } |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 437 | return 0; |
| 438 | } |
| 439 | |
| 440 | static int setup_machine(void) |
| 441 | { |
| 442 | #ifdef CONFIG_MACH_TYPE |
| 443 | gd->bd->bi_arch_number = CONFIG_MACH_TYPE; /* board id for Linux */ |
| 444 | #endif |
| 445 | return 0; |
| 446 | } |
| 447 | |
| 448 | static int reserve_global_data(void) |
| 449 | { |
Masahiro Yamada | a0ba279 | 2013-05-27 00:37:30 +0000 | [diff] [blame] | 450 | gd->start_addr_sp -= sizeof(gd_t); |
| 451 | gd->new_gd = (gd_t *)map_sysmem(gd->start_addr_sp, sizeof(gd_t)); |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 452 | debug("Reserving %zu Bytes for Global Data at: %08lx\n", |
Mario Six | 16ef147 | 2018-01-15 11:10:02 +0100 | [diff] [blame] | 453 | sizeof(gd_t), gd->start_addr_sp); |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 454 | return 0; |
| 455 | } |
| 456 | |
| 457 | static int reserve_fdt(void) |
| 458 | { |
Siva Durga Prasad Paladugu | e9acb9e | 2015-12-03 15:46:03 +0100 | [diff] [blame] | 459 | #ifndef CONFIG_OF_EMBED |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 460 | /* |
Simon Glass | 4c50934 | 2015-04-28 20:25:03 -0600 | [diff] [blame] | 461 | * If the device tree is sitting immediately above our image then we |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 462 | * must relocate it. If it is embedded in the data section, then it |
| 463 | * will be relocated with other data. |
| 464 | */ |
| 465 | if (gd->fdt_blob) { |
| 466 | gd->fdt_size = ALIGN(fdt_totalsize(gd->fdt_blob) + 0x1000, 32); |
| 467 | |
Masahiro Yamada | a0ba279 | 2013-05-27 00:37:30 +0000 | [diff] [blame] | 468 | gd->start_addr_sp -= gd->fdt_size; |
| 469 | gd->new_fdt = map_sysmem(gd->start_addr_sp, gd->fdt_size); |
Simon Glass | a733b06 | 2013-04-26 02:53:43 +0000 | [diff] [blame] | 470 | debug("Reserving %lu Bytes for FDT at: %08lx\n", |
Masahiro Yamada | a0ba279 | 2013-05-27 00:37:30 +0000 | [diff] [blame] | 471 | gd->fdt_size, gd->start_addr_sp); |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 472 | } |
Siva Durga Prasad Paladugu | e9acb9e | 2015-12-03 15:46:03 +0100 | [diff] [blame] | 473 | #endif |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 474 | |
| 475 | return 0; |
| 476 | } |
| 477 | |
Simon Glass | 25e7dc6 | 2017-05-22 05:05:30 -0600 | [diff] [blame] | 478 | static int reserve_bootstage(void) |
| 479 | { |
| 480 | #ifdef CONFIG_BOOTSTAGE |
| 481 | int size = bootstage_get_size(); |
| 482 | |
| 483 | gd->start_addr_sp -= size; |
| 484 | gd->new_bootstage = map_sysmem(gd->start_addr_sp, size); |
| 485 | debug("Reserving %#x Bytes for bootstage at: %08lx\n", size, |
| 486 | gd->start_addr_sp); |
| 487 | #endif |
| 488 | |
| 489 | return 0; |
| 490 | } |
| 491 | |
Patrick Delaunay | d6f8771 | 2018-03-13 13:57:00 +0100 | [diff] [blame] | 492 | __weak int arch_reserve_stacks(void) |
Andreas Bießmann | 68145d4 | 2015-02-06 23:06:45 +0100 | [diff] [blame] | 493 | { |
| 494 | return 0; |
| 495 | } |
| 496 | |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 497 | static int reserve_stacks(void) |
| 498 | { |
Andreas Bießmann | 68145d4 | 2015-02-06 23:06:45 +0100 | [diff] [blame] | 499 | /* make stack pointer 16-byte aligned */ |
Masahiro Yamada | a0ba279 | 2013-05-27 00:37:30 +0000 | [diff] [blame] | 500 | gd->start_addr_sp -= 16; |
| 501 | gd->start_addr_sp &= ~0xf; |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 502 | |
| 503 | /* |
Simon Glass | 4c50934 | 2015-04-28 20:25:03 -0600 | [diff] [blame] | 504 | * let the architecture-specific code tailor gd->start_addr_sp and |
Andreas Bießmann | 68145d4 | 2015-02-06 23:06:45 +0100 | [diff] [blame] | 505 | * gd->irq_sp |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 506 | */ |
Andreas Bießmann | 68145d4 | 2015-02-06 23:06:45 +0100 | [diff] [blame] | 507 | return arch_reserve_stacks(); |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 508 | } |
| 509 | |
| 510 | static int display_new_sp(void) |
| 511 | { |
Masahiro Yamada | a0ba279 | 2013-05-27 00:37:30 +0000 | [diff] [blame] | 512 | debug("New Stack Pointer is: %08lx\n", gd->start_addr_sp); |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 513 | |
| 514 | return 0; |
| 515 | } |
| 516 | |
Vladimir Zapolskiy | e2099d7 | 2016-11-28 00:15:24 +0200 | [diff] [blame] | 517 | #if defined(CONFIG_M68K) || defined(CONFIG_MIPS) || defined(CONFIG_PPC) || \ |
| 518 | defined(CONFIG_SH) |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 519 | static int setup_board_part1(void) |
| 520 | { |
| 521 | bd_t *bd = gd->bd; |
| 522 | |
| 523 | /* |
| 524 | * Save local variables to board info struct |
| 525 | */ |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 526 | bd->bi_memstart = CONFIG_SYS_SDRAM_BASE; /* start of memory */ |
| 527 | bd->bi_memsize = gd->ram_size; /* size in bytes */ |
| 528 | |
| 529 | #ifdef CONFIG_SYS_SRAM_BASE |
| 530 | bd->bi_sramstart = CONFIG_SYS_SRAM_BASE; /* start of SRAM */ |
| 531 | bd->bi_sramsize = CONFIG_SYS_SRAM_SIZE; /* size of SRAM */ |
| 532 | #endif |
| 533 | |
Heiko Schocher | 5025897 | 2017-06-07 17:33:11 +0200 | [diff] [blame] | 534 | #if defined(CONFIG_E500) || defined(CONFIG_MPC86xx) |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 535 | bd->bi_immr_base = CONFIG_SYS_IMMR; /* base of IMMR register */ |
| 536 | #endif |
Heiko Schocher | 064b55c | 2017-06-14 05:49:40 +0200 | [diff] [blame] | 537 | #if defined(CONFIG_M68K) |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 538 | bd->bi_mbar_base = CONFIG_SYS_MBAR; /* base of internal registers */ |
| 539 | #endif |
| 540 | #if defined(CONFIG_MPC83xx) |
| 541 | bd->bi_immrbar = CONFIG_SYS_IMMR; |
| 542 | #endif |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 543 | |
| 544 | return 0; |
| 545 | } |
Daniel Schwierzeck | fb3db63 | 2015-11-01 17:36:13 +0100 | [diff] [blame] | 546 | #endif |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 547 | |
Daniel Schwierzeck | fb3db63 | 2015-11-01 17:36:13 +0100 | [diff] [blame] | 548 | #if defined(CONFIG_PPC) || defined(CONFIG_M68K) |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 549 | static int setup_board_part2(void) |
| 550 | { |
| 551 | bd_t *bd = gd->bd; |
| 552 | |
| 553 | bd->bi_intfreq = gd->cpu_clk; /* Internal Freq, in Hz */ |
| 554 | bd->bi_busfreq = gd->bus_clk; /* Bus Freq, in Hz */ |
| 555 | #if defined(CONFIG_CPM2) |
| 556 | bd->bi_cpmfreq = gd->arch.cpm_clk; |
| 557 | bd->bi_brgfreq = gd->arch.brg_clk; |
| 558 | bd->bi_sccfreq = gd->arch.scc_clk; |
| 559 | bd->bi_vco = gd->arch.vco_out; |
| 560 | #endif /* CONFIG_CPM2 */ |
Alison Wang | 1313db4 | 2015-02-12 18:33:15 +0800 | [diff] [blame] | 561 | #if defined(CONFIG_M68K) && defined(CONFIG_PCI) |
| 562 | bd->bi_pcifreq = gd->pci_clk; |
| 563 | #endif |
| 564 | #if defined(CONFIG_EXTRA_CLOCK) |
| 565 | bd->bi_inpfreq = gd->arch.inp_clk; /* input Freq in Hz */ |
| 566 | bd->bi_vcofreq = gd->arch.vco_clk; /* vco Freq in Hz */ |
| 567 | bd->bi_flbfreq = gd->arch.flb_clk; /* flexbus Freq in Hz */ |
| 568 | #endif |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 569 | |
| 570 | return 0; |
| 571 | } |
| 572 | #endif |
| 573 | |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 574 | #ifdef CONFIG_POST |
| 575 | static int init_post(void) |
| 576 | { |
| 577 | post_bootmode_init(); |
| 578 | post_run(NULL, POST_ROM | post_bootmode_get(0)); |
| 579 | |
| 580 | return 0; |
| 581 | } |
| 582 | #endif |
| 583 | |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 584 | static int reloc_fdt(void) |
| 585 | { |
Siva Durga Prasad Paladugu | e9acb9e | 2015-12-03 15:46:03 +0100 | [diff] [blame] | 586 | #ifndef CONFIG_OF_EMBED |
Simon Glass | f05ad9b | 2015-08-04 12:33:39 -0600 | [diff] [blame] | 587 | if (gd->flags & GD_FLG_SKIP_RELOC) |
| 588 | return 0; |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 589 | if (gd->new_fdt) { |
| 590 | memcpy(gd->new_fdt, gd->fdt_blob, gd->fdt_size); |
| 591 | gd->fdt_blob = gd->new_fdt; |
| 592 | } |
Siva Durga Prasad Paladugu | e9acb9e | 2015-12-03 15:46:03 +0100 | [diff] [blame] | 593 | #endif |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 594 | |
| 595 | return 0; |
| 596 | } |
| 597 | |
Simon Glass | 25e7dc6 | 2017-05-22 05:05:30 -0600 | [diff] [blame] | 598 | static int reloc_bootstage(void) |
| 599 | { |
| 600 | #ifdef CONFIG_BOOTSTAGE |
| 601 | if (gd->flags & GD_FLG_SKIP_RELOC) |
| 602 | return 0; |
| 603 | if (gd->new_bootstage) { |
| 604 | int size = bootstage_get_size(); |
| 605 | |
| 606 | debug("Copying bootstage from %p to %p, size %x\n", |
| 607 | gd->bootstage, gd->new_bootstage, size); |
| 608 | memcpy(gd->new_bootstage, gd->bootstage, size); |
| 609 | gd->bootstage = gd->new_bootstage; |
| 610 | } |
| 611 | #endif |
| 612 | |
| 613 | return 0; |
| 614 | } |
| 615 | |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 616 | static int setup_reloc(void) |
| 617 | { |
Simon Glass | f05ad9b | 2015-08-04 12:33:39 -0600 | [diff] [blame] | 618 | if (gd->flags & GD_FLG_SKIP_RELOC) { |
| 619 | debug("Skipping relocation due to flag\n"); |
| 620 | return 0; |
| 621 | } |
| 622 | |
Sonic Zhang | d54d7eb | 2014-07-17 19:01:34 +0800 | [diff] [blame] | 623 | #ifdef CONFIG_SYS_TEXT_BASE |
Lothar Waßmann | 53207bf | 2017-06-08 10:18:25 +0200 | [diff] [blame] | 624 | #ifdef ARM |
| 625 | gd->reloc_off = gd->relocaddr - (unsigned long)__image_copy_start; |
| 626 | #elif defined(CONFIG_M68K) |
angelo@sysam.it | e310b93 | 2015-02-12 01:40:17 +0100 | [diff] [blame] | 627 | /* |
| 628 | * On all ColdFire arch cpu, monitor code starts always |
| 629 | * just after the default vector table location, so at 0x400 |
| 630 | */ |
| 631 | gd->reloc_off = gd->relocaddr - (CONFIG_SYS_TEXT_BASE + 0x400); |
Lothar Waßmann | 53207bf | 2017-06-08 10:18:25 +0200 | [diff] [blame] | 632 | #else |
| 633 | gd->reloc_off = gd->relocaddr - CONFIG_SYS_TEXT_BASE; |
angelo@sysam.it | e310b93 | 2015-02-12 01:40:17 +0100 | [diff] [blame] | 634 | #endif |
Sonic Zhang | d54d7eb | 2014-07-17 19:01:34 +0800 | [diff] [blame] | 635 | #endif |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 636 | memcpy(gd->new_gd, (char *)gd, sizeof(gd_t)); |
| 637 | |
| 638 | debug("Relocation Offset is: %08lx\n", gd->reloc_off); |
Simon Glass | a733b06 | 2013-04-26 02:53:43 +0000 | [diff] [blame] | 639 | debug("Relocating to %08lx, new gd at %08lx, sp at %08lx\n", |
Masahiro Yamada | a0ba279 | 2013-05-27 00:37:30 +0000 | [diff] [blame] | 640 | gd->relocaddr, (ulong)map_to_sysmem(gd->new_gd), |
| 641 | gd->start_addr_sp); |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 642 | |
| 643 | return 0; |
| 644 | } |
| 645 | |
mario.six@gdsys.cc | 2a79275 | 2017-02-22 16:07:22 +0100 | [diff] [blame] | 646 | #ifdef CONFIG_OF_BOARD_FIXUP |
| 647 | static int fix_fdt(void) |
| 648 | { |
| 649 | return board_fix_fdt((void *)gd->fdt_blob); |
| 650 | } |
| 651 | #endif |
| 652 | |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 653 | /* ARM calls relocate_code from its crt0.S */ |
Simon Glass | 530f27e | 2017-01-16 07:03:49 -0700 | [diff] [blame] | 654 | #if !defined(CONFIG_ARM) && !defined(CONFIG_SANDBOX) && \ |
| 655 | !CONFIG_IS_ENABLED(X86_64) |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 656 | |
| 657 | static int jump_to_copy(void) |
| 658 | { |
Simon Glass | f05ad9b | 2015-08-04 12:33:39 -0600 | [diff] [blame] | 659 | if (gd->flags & GD_FLG_SKIP_RELOC) |
| 660 | return 0; |
Simon Glass | 48a3380 | 2013-03-05 14:39:52 +0000 | [diff] [blame] | 661 | /* |
| 662 | * x86 is special, but in a nice way. It uses a trampoline which |
| 663 | * enables the dcache if possible. |
| 664 | * |
| 665 | * For now, other archs use relocate_code(), which is implemented |
| 666 | * similarly for all archs. When we do generic relocation, hopefully |
| 667 | * we can make all archs enable the dcache prior to relocation. |
| 668 | */ |
Alexey Brodkin | 3fb8016 | 2015-02-24 19:40:36 +0300 | [diff] [blame] | 669 | #if defined(CONFIG_X86) || defined(CONFIG_ARC) |
Simon Glass | 48a3380 | 2013-03-05 14:39:52 +0000 | [diff] [blame] | 670 | /* |
| 671 | * SDRAM and console are now initialised. The final stack can now |
| 672 | * be setup in SDRAM. Code execution will continue in Flash, but |
| 673 | * with the stack in SDRAM and Global Data in temporary memory |
| 674 | * (CPU cache) |
| 675 | */ |
Simon Glass | f0c7d9c | 2015-08-10 20:44:32 -0600 | [diff] [blame] | 676 | arch_setup_gd(gd->new_gd); |
Simon Glass | 48a3380 | 2013-03-05 14:39:52 +0000 | [diff] [blame] | 677 | board_init_f_r_trampoline(gd->start_addr_sp); |
| 678 | #else |
Masahiro Yamada | a0ba279 | 2013-05-27 00:37:30 +0000 | [diff] [blame] | 679 | relocate_code(gd->start_addr_sp, gd->new_gd, gd->relocaddr); |
Simon Glass | 48a3380 | 2013-03-05 14:39:52 +0000 | [diff] [blame] | 680 | #endif |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 681 | |
| 682 | return 0; |
| 683 | } |
| 684 | #endif |
| 685 | |
| 686 | /* Record the board_init_f() bootstage (after arch_cpu_init()) */ |
Simon Glass | b383d6c | 2017-05-22 05:05:25 -0600 | [diff] [blame] | 687 | static int initf_bootstage(void) |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 688 | { |
Simon Glass | baa7d34 | 2017-06-07 10:28:46 -0600 | [diff] [blame] | 689 | bool from_spl = IS_ENABLED(CONFIG_SPL_BOOTSTAGE) && |
| 690 | IS_ENABLED(CONFIG_BOOTSTAGE_STASH); |
Simon Glass | b383d6c | 2017-05-22 05:05:25 -0600 | [diff] [blame] | 691 | int ret; |
| 692 | |
Simon Glass | 824bb1b | 2017-05-22 05:05:35 -0600 | [diff] [blame] | 693 | ret = bootstage_init(!from_spl); |
Simon Glass | b383d6c | 2017-05-22 05:05:25 -0600 | [diff] [blame] | 694 | if (ret) |
| 695 | return ret; |
Simon Glass | 824bb1b | 2017-05-22 05:05:35 -0600 | [diff] [blame] | 696 | if (from_spl) { |
| 697 | const void *stash = map_sysmem(CONFIG_BOOTSTAGE_STASH_ADDR, |
| 698 | CONFIG_BOOTSTAGE_STASH_SIZE); |
| 699 | |
| 700 | ret = bootstage_unstash(stash, CONFIG_BOOTSTAGE_STASH_SIZE); |
| 701 | if (ret && ret != -ENOENT) { |
| 702 | debug("Failed to unstash bootstage: err=%d\n", ret); |
| 703 | return ret; |
| 704 | } |
| 705 | } |
Simon Glass | b383d6c | 2017-05-22 05:05:25 -0600 | [diff] [blame] | 706 | |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 707 | bootstage_mark_name(BOOTSTAGE_ID_START_UBOOT_F, "board_init_f"); |
| 708 | |
| 709 | return 0; |
| 710 | } |
| 711 | |
Simon Glass | 9854a87 | 2015-11-08 23:47:48 -0700 | [diff] [blame] | 712 | static int initf_console_record(void) |
| 713 | { |
Andy Yan | f1896c4 | 2017-07-24 17:43:34 +0800 | [diff] [blame] | 714 | #if defined(CONFIG_CONSOLE_RECORD) && CONFIG_VAL(SYS_MALLOC_F_LEN) |
Simon Glass | 9854a87 | 2015-11-08 23:47:48 -0700 | [diff] [blame] | 715 | return console_record_init(); |
| 716 | #else |
| 717 | return 0; |
| 718 | #endif |
| 719 | } |
| 720 | |
Simon Glass | ab7cd62 | 2014-07-23 06:55:04 -0600 | [diff] [blame] | 721 | static int initf_dm(void) |
| 722 | { |
Andy Yan | f1896c4 | 2017-07-24 17:43:34 +0800 | [diff] [blame] | 723 | #if defined(CONFIG_DM) && CONFIG_VAL(SYS_MALLOC_F_LEN) |
Simon Glass | ab7cd62 | 2014-07-23 06:55:04 -0600 | [diff] [blame] | 724 | int ret; |
| 725 | |
Simon Glass | 63c5bf4 | 2017-05-22 05:05:32 -0600 | [diff] [blame] | 726 | bootstage_start(BOOTSTATE_ID_ACCUM_DM_F, "dm_f"); |
Simon Glass | ab7cd62 | 2014-07-23 06:55:04 -0600 | [diff] [blame] | 727 | ret = dm_init_and_scan(true); |
Simon Glass | 63c5bf4 | 2017-05-22 05:05:32 -0600 | [diff] [blame] | 728 | bootstage_accum(BOOTSTATE_ID_ACCUM_DM_F); |
Simon Glass | ab7cd62 | 2014-07-23 06:55:04 -0600 | [diff] [blame] | 729 | if (ret) |
| 730 | return ret; |
| 731 | #endif |
Simon Glass | 1057e6c | 2016-02-24 09:14:50 -0700 | [diff] [blame] | 732 | #ifdef CONFIG_TIMER_EARLY |
| 733 | ret = dm_timer_init(); |
| 734 | if (ret) |
| 735 | return ret; |
| 736 | #endif |
Simon Glass | ab7cd62 | 2014-07-23 06:55:04 -0600 | [diff] [blame] | 737 | |
| 738 | return 0; |
| 739 | } |
| 740 | |
Simon Glass | 146251f | 2015-01-19 22:16:12 -0700 | [diff] [blame] | 741 | /* Architecture-specific memory reservation */ |
| 742 | __weak int reserve_arch(void) |
| 743 | { |
| 744 | return 0; |
| 745 | } |
| 746 | |
Simon Glass | d4c671c | 2015-03-05 12:25:16 -0700 | [diff] [blame] | 747 | __weak int arch_cpu_init_dm(void) |
| 748 | { |
| 749 | return 0; |
| 750 | } |
| 751 | |
Simon Glass | 4acff45 | 2017-01-16 07:03:50 -0700 | [diff] [blame] | 752 | static const init_fnc_t init_sequence_f[] = { |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 753 | setup_mon_len, |
Simon Glass | b45122f | 2015-02-27 22:06:34 -0700 | [diff] [blame] | 754 | #ifdef CONFIG_OF_CONTROL |
Simon Glass | 0879361 | 2015-02-27 22:06:35 -0700 | [diff] [blame] | 755 | fdtdec_setup, |
Simon Glass | b45122f | 2015-02-27 22:06:34 -0700 | [diff] [blame] | 756 | #endif |
Kevin Hilman | d210718 | 2014-12-09 15:03:58 -0800 | [diff] [blame] | 757 | #ifdef CONFIG_TRACE |
Simon Glass | 71c52db | 2013-06-11 11:14:42 -0700 | [diff] [blame] | 758 | trace_early_init, |
Kevin Hilman | d210718 | 2014-12-09 15:03:58 -0800 | [diff] [blame] | 759 | #endif |
Simon Glass | 768e0f5 | 2014-11-10 18:00:18 -0700 | [diff] [blame] | 760 | initf_malloc, |
Simon Glass | af1bc0c | 2017-12-04 13:48:28 -0700 | [diff] [blame] | 761 | log_init, |
Simon Glass | 5ac44a5 | 2017-05-22 05:05:31 -0600 | [diff] [blame] | 762 | initf_bootstage, /* uses its own timer, so does not need DM */ |
Simon Glass | 9854a87 | 2015-11-08 23:47:48 -0700 | [diff] [blame] | 763 | initf_console_record, |
Simon Glass | 671549e | 2017-03-28 10:27:18 -0600 | [diff] [blame] | 764 | #if defined(CONFIG_HAVE_FSP) |
| 765 | arch_fsp_init, |
Bin Meng | a52a068e | 2015-08-20 06:40:18 -0700 | [diff] [blame] | 766 | #endif |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 767 | arch_cpu_init, /* basic arch cpu dependent setup */ |
Paul Burton | 8ebf506 | 2016-09-21 11:18:46 +0100 | [diff] [blame] | 768 | mach_cpu_init, /* SoC/machine dependent CPU setup */ |
Simon Glass | 3ea0953 | 2014-09-03 17:36:59 -0600 | [diff] [blame] | 769 | initf_dm, |
Simon Glass | d4c671c | 2015-03-05 12:25:16 -0700 | [diff] [blame] | 770 | arch_cpu_init_dm, |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 771 | #if defined(CONFIG_BOARD_EARLY_INIT_F) |
| 772 | board_early_init_f, |
| 773 | #endif |
Simon Glass | 727e94a | 2017-03-28 10:27:26 -0600 | [diff] [blame] | 774 | #if defined(CONFIG_PPC) || defined(CONFIG_SYS_FSL_CLK) || defined(CONFIG_M68K) |
Simon Glass | c252c06 | 2017-03-28 10:27:19 -0600 | [diff] [blame] | 775 | /* get CPU and bus clocks according to the environment variable */ |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 776 | get_clocks, /* get CPU and bus clocks (etc.) */ |
Simon Glass | 1793e78 | 2017-03-28 10:27:23 -0600 | [diff] [blame] | 777 | #endif |
Angelo Dureghello | 0ce4528 | 2017-05-10 23:58:06 +0200 | [diff] [blame] | 778 | #if !defined(CONFIG_M68K) |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 779 | timer_init, /* initialize timer */ |
Angelo Dureghello | 0ce4528 | 2017-05-10 23:58:06 +0200 | [diff] [blame] | 780 | #endif |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 781 | #if defined(CONFIG_BOARD_POSTCLK_INIT) |
| 782 | board_postclk_init, |
| 783 | #endif |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 784 | env_init, /* initialize environment */ |
| 785 | init_baud_rate, /* initialze baudrate settings */ |
| 786 | serial_init, /* serial communications setup */ |
| 787 | console_init_f, /* stage 1 init of console */ |
| 788 | display_options, /* say that we are here */ |
| 789 | display_text_info, /* show debugging info if required */ |
Angelo Dureghello | b9153fe3 | 2017-08-20 00:01:55 +0200 | [diff] [blame] | 790 | #if defined(CONFIG_PPC) || defined(CONFIG_SH) || defined(CONFIG_X86) |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 791 | checkcpu, |
| 792 | #endif |
Simon Glass | cc66400 | 2017-01-23 13:31:25 -0700 | [diff] [blame] | 793 | #if defined(CONFIG_DISPLAY_CPUINFO) |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 794 | print_cpuinfo, /* display cpu info (and speed) */ |
Simon Glass | cc66400 | 2017-01-23 13:31:25 -0700 | [diff] [blame] | 795 | #endif |
Cooper Jr., Franklin | af9e6ad | 2017-06-16 17:25:12 -0500 | [diff] [blame] | 796 | #if defined(CONFIG_DTB_RESELECT) |
| 797 | embedded_dtb_select, |
| 798 | #endif |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 799 | #if defined(CONFIG_DISPLAY_BOARDINFO) |
Masahiro Yamada | 0365ffc | 2015-01-14 17:07:05 +0900 | [diff] [blame] | 800 | show_board_info, |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 801 | #endif |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 802 | INIT_FUNC_WATCHDOG_INIT |
| 803 | #if defined(CONFIG_MISC_INIT_F) |
| 804 | misc_init_f, |
| 805 | #endif |
| 806 | INIT_FUNC_WATCHDOG_RESET |
Simon Glass | 6915398 | 2017-05-12 21:09:56 -0600 | [diff] [blame] | 807 | #if defined(CONFIG_SYS_I2C) |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 808 | init_func_i2c, |
| 809 | #endif |
Rajesh Bhagat | 1fab98f | 2018-01-17 16:13:08 +0530 | [diff] [blame] | 810 | #if defined(CONFIG_VID) && !defined(CONFIG_SPL) |
| 811 | init_func_vid, |
| 812 | #endif |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 813 | #if defined(CONFIG_HARD_SPI) |
| 814 | init_func_spi, |
| 815 | #endif |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 816 | announce_dram_init, |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 817 | dram_init, /* configure available RAM banks */ |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 818 | #ifdef CONFIG_POST |
| 819 | post_init_f, |
| 820 | #endif |
| 821 | INIT_FUNC_WATCHDOG_RESET |
| 822 | #if defined(CONFIG_SYS_DRAM_TEST) |
| 823 | testdram, |
| 824 | #endif /* CONFIG_SYS_DRAM_TEST */ |
| 825 | INIT_FUNC_WATCHDOG_RESET |
| 826 | |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 827 | #ifdef CONFIG_POST |
| 828 | init_post, |
| 829 | #endif |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 830 | INIT_FUNC_WATCHDOG_RESET |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 831 | /* |
| 832 | * Now that we have DRAM mapped and working, we can |
| 833 | * relocate the code and continue running from DRAM. |
| 834 | * |
| 835 | * Reserve memory at end of RAM for (top down in that order): |
| 836 | * - area that won't get touched by U-Boot and Linux (optional) |
| 837 | * - kernel log buffer |
| 838 | * - protected RAM |
| 839 | * - LCD framebuffer |
| 840 | * - monitor code |
| 841 | * - board info struct |
| 842 | */ |
| 843 | setup_dest_addr, |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 844 | #ifdef CONFIG_PRAM |
| 845 | reserve_pram, |
| 846 | #endif |
| 847 | reserve_round_4k, |
Simon Glass | 80d4bcd | 2017-03-31 08:40:29 -0600 | [diff] [blame] | 848 | #ifdef CONFIG_ARM |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 849 | reserve_mmu, |
| 850 | #endif |
Simon Glass | 5a54194 | 2016-01-18 19:52:21 -0700 | [diff] [blame] | 851 | reserve_video, |
Simon Glass | 8703ef3 | 2016-01-18 19:52:20 -0700 | [diff] [blame] | 852 | reserve_trace, |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 853 | reserve_uboot, |
| 854 | reserve_malloc, |
| 855 | reserve_board, |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 856 | setup_machine, |
| 857 | reserve_global_data, |
| 858 | reserve_fdt, |
Simon Glass | 25e7dc6 | 2017-05-22 05:05:30 -0600 | [diff] [blame] | 859 | reserve_bootstage, |
Simon Glass | 146251f | 2015-01-19 22:16:12 -0700 | [diff] [blame] | 860 | reserve_arch, |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 861 | reserve_stacks, |
Simon Glass | 76b00ac | 2017-03-31 08:40:32 -0600 | [diff] [blame] | 862 | dram_init_banksize, |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 863 | show_dram_config, |
Vladimir Zapolskiy | e2099d7 | 2016-11-28 00:15:24 +0200 | [diff] [blame] | 864 | #if defined(CONFIG_M68K) || defined(CONFIG_MIPS) || defined(CONFIG_PPC) || \ |
| 865 | defined(CONFIG_SH) |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 866 | setup_board_part1, |
Daniel Schwierzeck | fb3db63 | 2015-11-01 17:36:13 +0100 | [diff] [blame] | 867 | #endif |
| 868 | #if defined(CONFIG_PPC) || defined(CONFIG_M68K) |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 869 | INIT_FUNC_WATCHDOG_RESET |
| 870 | setup_board_part2, |
| 871 | #endif |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 872 | display_new_sp, |
mario.six@gdsys.cc | 2a79275 | 2017-02-22 16:07:22 +0100 | [diff] [blame] | 873 | #ifdef CONFIG_OF_BOARD_FIXUP |
| 874 | fix_fdt, |
| 875 | #endif |
Simon Glass | e4fef6c | 2013-03-11 14:30:42 +0000 | [diff] [blame] | 876 | INIT_FUNC_WATCHDOG_RESET |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 877 | reloc_fdt, |
Simon Glass | 25e7dc6 | 2017-05-22 05:05:30 -0600 | [diff] [blame] | 878 | reloc_bootstage, |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 879 | setup_reloc, |
Alexey Brodkin | 3fb8016 | 2015-02-24 19:40:36 +0300 | [diff] [blame] | 880 | #if defined(CONFIG_X86) || defined(CONFIG_ARC) |
Simon Glass | 313aef3 | 2015-01-01 16:18:09 -0700 | [diff] [blame] | 881 | copy_uboot_to_ram, |
Simon Glass | 313aef3 | 2015-01-01 16:18:09 -0700 | [diff] [blame] | 882 | do_elf_reloc_fixups, |
Simon Glass | 6bda55a | 2017-01-16 07:03:52 -0700 | [diff] [blame] | 883 | clear_bss, |
Simon Glass | 313aef3 | 2015-01-01 16:18:09 -0700 | [diff] [blame] | 884 | #endif |
Chris Zankel | de5e5ce | 2016-08-10 18:36:43 +0300 | [diff] [blame] | 885 | #if defined(CONFIG_XTENSA) |
| 886 | clear_bss, |
| 887 | #endif |
Simon Glass | 530f27e | 2017-01-16 07:03:49 -0700 | [diff] [blame] | 888 | #if !defined(CONFIG_ARM) && !defined(CONFIG_SANDBOX) && \ |
| 889 | !CONFIG_IS_ENABLED(X86_64) |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 890 | jump_to_copy, |
| 891 | #endif |
| 892 | NULL, |
| 893 | }; |
| 894 | |
| 895 | void board_init_f(ulong boot_flags) |
| 896 | { |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 897 | gd->flags = boot_flags; |
Alexey Brodkin | 9aed5a2 | 2013-11-27 22:32:40 +0400 | [diff] [blame] | 898 | gd->have_console = 0; |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 899 | |
| 900 | if (initcall_run_list(init_sequence_f)) |
| 901 | hang(); |
| 902 | |
Ben Stoltz | 9b21749 | 2015-07-31 09:31:37 -0600 | [diff] [blame] | 903 | #if !defined(CONFIG_ARM) && !defined(CONFIG_SANDBOX) && \ |
Alexey Brodkin | 264d298 | 2015-12-16 19:24:10 +0300 | [diff] [blame] | 904 | !defined(CONFIG_EFI_APP) && !CONFIG_IS_ENABLED(X86_64) && \ |
| 905 | !defined(CONFIG_ARC) |
Simon Glass | 1938f4a | 2013-03-11 06:49:53 +0000 | [diff] [blame] | 906 | /* NOTREACHED - jump_to_copy() does not return */ |
| 907 | hang(); |
| 908 | #endif |
| 909 | } |
| 910 | |
Alexey Brodkin | 3fb8016 | 2015-02-24 19:40:36 +0300 | [diff] [blame] | 911 | #if defined(CONFIG_X86) || defined(CONFIG_ARC) |
Simon Glass | 48a3380 | 2013-03-05 14:39:52 +0000 | [diff] [blame] | 912 | /* |
| 913 | * For now this code is only used on x86. |
| 914 | * |
| 915 | * init_sequence_f_r is the list of init functions which are run when |
| 916 | * U-Boot is executing from Flash with a semi-limited 'C' environment. |
| 917 | * The following limitations must be considered when implementing an |
| 918 | * '_f_r' function: |
| 919 | * - 'static' variables are read-only |
| 920 | * - Global Data (gd->xxx) is read/write |
| 921 | * |
| 922 | * The '_f_r' sequence must, as a minimum, copy U-Boot to RAM (if |
| 923 | * supported). It _should_, if possible, copy global data to RAM and |
| 924 | * initialise the CPU caches (to speed up the relocation process) |
| 925 | * |
| 926 | * NOTE: At present only x86 uses this route, but it is intended that |
| 927 | * all archs will move to this when generic relocation is implemented. |
| 928 | */ |
Simon Glass | 4acff45 | 2017-01-16 07:03:50 -0700 | [diff] [blame] | 929 | static const init_fnc_t init_sequence_f_r[] = { |
Simon Glass | 530f27e | 2017-01-16 07:03:49 -0700 | [diff] [blame] | 930 | #if !CONFIG_IS_ENABLED(X86_64) |
Simon Glass | 48a3380 | 2013-03-05 14:39:52 +0000 | [diff] [blame] | 931 | init_cache_f_r, |
Simon Glass | 530f27e | 2017-01-16 07:03:49 -0700 | [diff] [blame] | 932 | #endif |
Simon Glass | 48a3380 | 2013-03-05 14:39:52 +0000 | [diff] [blame] | 933 | |
| 934 | NULL, |
| 935 | }; |
| 936 | |
| 937 | void board_init_f_r(void) |
| 938 | { |
| 939 | if (initcall_run_list(init_sequence_f_r)) |
| 940 | hang(); |
| 941 | |
| 942 | /* |
Simon Glass | e4d6ab0 | 2016-03-11 22:06:51 -0700 | [diff] [blame] | 943 | * The pre-relocation drivers may be using memory that has now gone |
| 944 | * away. Mark serial as unavailable - this will fall back to the debug |
| 945 | * UART if available. |
Simon Glass | af1bc0c | 2017-12-04 13:48:28 -0700 | [diff] [blame] | 946 | * |
| 947 | * Do the same with log drivers since the memory may not be available. |
Simon Glass | e4d6ab0 | 2016-03-11 22:06:51 -0700 | [diff] [blame] | 948 | */ |
Simon Glass | af1bc0c | 2017-12-04 13:48:28 -0700 | [diff] [blame] | 949 | gd->flags &= ~(GD_FLG_SERIAL_READY | GD_FLG_LOG_READY); |
Simon Glass | 5ee94b4 | 2017-09-05 19:49:45 -0600 | [diff] [blame] | 950 | #ifdef CONFIG_TIMER |
| 951 | gd->timer = NULL; |
| 952 | #endif |
Simon Glass | e4d6ab0 | 2016-03-11 22:06:51 -0700 | [diff] [blame] | 953 | |
| 954 | /* |
Simon Glass | 48a3380 | 2013-03-05 14:39:52 +0000 | [diff] [blame] | 955 | * U-Boot has been copied into SDRAM, the BSS has been cleared etc. |
| 956 | * Transfer execution from Flash to RAM by calculating the address |
| 957 | * of the in-RAM copy of board_init_r() and calling it |
| 958 | */ |
Alexey Brodkin | 7bf9f20 | 2015-02-25 17:59:02 +0300 | [diff] [blame] | 959 | (board_init_r + gd->reloc_off)((gd_t *)gd, gd->relocaddr); |
Simon Glass | 48a3380 | 2013-03-05 14:39:52 +0000 | [diff] [blame] | 960 | |
| 961 | /* NOTREACHED - board_init_r() does not return */ |
| 962 | hang(); |
| 963 | } |
Alexey Brodkin | 5bcd19a | 2015-03-24 11:12:47 +0300 | [diff] [blame] | 964 | #endif /* CONFIG_X86 */ |