blob: 2dd71b7ed9a65c565931db587dc3ad2fa87df26e [file] [log] [blame]
Kim Phillips1c274c42007-07-25 19:25:33 -05001/*
2 * Copyright (C) 2007 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License version 2 as published
6 * by the Free Software Foundation.
7 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
Kim Phillipsfdfaa292015-03-17 12:00:45 -050012#define CONFIG_SYS_GENERIC_BOARD
13#define CONFIG_DISPLAY_BOARDINFO
14
Kim Phillips1c274c42007-07-25 19:25:33 -050015/*
16 * High Level Configuration Options
17 */
18#define CONFIG_E300 1 /* E300 family */
19#define CONFIG_QE 1 /* Has QE */
Peter Tyser2c7920a2009-05-22 17:23:25 -050020#define CONFIG_MPC832x 1 /* MPC832x CPU specific */
Kim Phillips1c274c42007-07-25 19:25:33 -050021
Wolfgang Denk2ae18242010-10-06 09:05:45 +020022#define CONFIG_SYS_TEXT_BASE 0xFE000000
23
Kim Phillips1c274c42007-07-25 19:25:33 -050024#define CONFIG_PCI 1
Kim Phillips1c274c42007-07-25 19:25:33 -050025
26/*
27 * System Clock Setup
28 */
29#define CONFIG_83XX_CLKIN 66666667 /* in Hz */
30
31#ifndef CONFIG_SYS_CLK_FREQ
32#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
33#endif
34
35/*
36 * Hardware Reset Configuration Word
37 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020038#define CONFIG_SYS_HRCW_LOW (\
Kim Phillips1c274c42007-07-25 19:25:33 -050039 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
40 HRCWL_DDR_TO_SCB_CLK_2X1 |\
41 HRCWL_VCO_1X2 |\
42 HRCWL_CSB_TO_CLKIN_2X1 |\
43 HRCWL_CORE_TO_CSB_2_5X1 |\
44 HRCWL_CE_PLL_VCO_DIV_2 |\
45 HRCWL_CE_PLL_DIV_1X1 |\
46 HRCWL_CE_TO_PLL_1X3)
47
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020048#define CONFIG_SYS_HRCW_HIGH (\
Kim Phillips1c274c42007-07-25 19:25:33 -050049 HRCWH_PCI_HOST |\
50 HRCWH_PCI1_ARBITER_ENABLE |\
51 HRCWH_CORE_ENABLE |\
52 HRCWH_FROM_0X00000100 |\
53 HRCWH_BOOTSEQ_DISABLE |\
54 HRCWH_SW_WATCHDOG_DISABLE |\
55 HRCWH_ROM_LOC_LOCAL_16BIT |\
56 HRCWH_BIG_ENDIAN |\
57 HRCWH_LALE_NORMAL)
58
59/*
60 * System IO Config
61 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020062#define CONFIG_SYS_SICRL 0x00000000
Kim Phillips1c274c42007-07-25 19:25:33 -050063
Kim Phillips1c274c42007-07-25 19:25:33 -050064/*
65 * IMMR new address
66 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#define CONFIG_SYS_IMMR 0xE0000000
Kim Phillips1c274c42007-07-25 19:25:33 -050068
69/*
Michael Barkowski5bbeea82008-03-20 13:15:34 -040070 * System performance
71 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020072#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
Joe Hershberger4dde49d2011-10-11 23:57:12 -050073#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
74/* (0-1) Optimize transactions between CSB and the SEC and QUICC Engine block */
75#define CONFIG_SYS_SPCR_OPT 1
Michael Barkowski5bbeea82008-03-20 13:15:34 -040076
77/*
Kim Phillips1c274c42007-07-25 19:25:33 -050078 * DDR Setup
79 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -050080#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
81#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020082#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Kim Phillips1c274c42007-07-25 19:25:33 -050083
84#undef CONFIG_SPD_EEPROM
85#if defined(CONFIG_SPD_EEPROM)
86/* Determine DDR configuration from I2C interface
87 */
88#define SPD_EEPROM_ADDRESS 0x51 /* DDR SODIMM */
89#else
90/* Manually set up DDR parameters
91 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -050092#define CONFIG_SYS_DDR_SIZE 64 /* MB */
93#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershberger4dde49d2011-10-11 23:57:12 -050094 | CSCONFIG_ROW_BIT_13 \
95 | CSCONFIG_COL_BIT_9)
Michael Barkowski5bbeea82008-03-20 13:15:34 -040096 /* 0x80010101 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -050097#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
98 | (0 << TIMING_CFG0_WRT_SHIFT) \
99 | (0 << TIMING_CFG0_RRT_SHIFT) \
100 | (0 << TIMING_CFG0_WWT_SHIFT) \
101 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
102 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
103 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
104 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Michael Barkowskifc549c82008-03-20 13:15:28 -0400105 /* 0x00220802 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500106#define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
107 | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
108 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
109 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
110 | (3 << TIMING_CFG1_REFREC_SHIFT) \
111 | (2 << TIMING_CFG1_WRREC_SHIFT) \
112 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
113 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Michael Barkowski5bbeea82008-03-20 13:15:34 -0400114 /* 0x26253222 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500115#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
116 | (31 << TIMING_CFG2_CPO_SHIFT) \
117 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
118 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
119 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
120 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
121 | (7 << TIMING_CFG2_FOUR_ACT_SHIFT))
Michael Barkowski5bbeea82008-03-20 13:15:34 -0400122 /* 0x1f9048c7 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_SYS_DDR_TIMING_3 0x00000000
124#define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
Michael Barkowskifc549c82008-03-20 13:15:28 -0400125 /* 0x02000000 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500126#define CONFIG_SYS_DDR_MODE ((0x4448 << SDRAM_MODE_ESD_SHIFT) \
127 | (0x0232 << SDRAM_MODE_SD_SHIFT))
Michael Barkowski5bbeea82008-03-20 13:15:34 -0400128 /* 0x44480232 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500129#define CONFIG_SYS_DDR_MODE2 0x8000c000
130#define CONFIG_SYS_DDR_INTERVAL ((800 << SDRAM_INTERVAL_REFINT_SHIFT) \
131 | (100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Michael Barkowskifc549c82008-03-20 13:15:28 -0400132 /* 0x03200064 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#define CONFIG_SYS_DDR_CS0_BNDS 0x00000003
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500134#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Michael Barkowskifc549c82008-03-20 13:15:28 -0400135 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500136 | SDRAM_CFG_32_BE)
Michael Barkowskifc549c82008-03-20 13:15:28 -0400137 /* 0x43080000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
Kim Phillips1c274c42007-07-25 19:25:33 -0500139#endif
140
141/*
142 * Memory test
143 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
145#define CONFIG_SYS_MEMTEST_START 0x00030000 /* memtest region */
146#define CONFIG_SYS_MEMTEST_END 0x03f00000
Kim Phillips1c274c42007-07-25 19:25:33 -0500147
148/*
149 * The reserved memory
150 */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200151#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kim Phillips1c274c42007-07-25 19:25:33 -0500152
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
154#define CONFIG_SYS_RAMBOOT
Kim Phillips1c274c42007-07-25 19:25:33 -0500155#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156#undef CONFIG_SYS_RAMBOOT
Kim Phillips1c274c42007-07-25 19:25:33 -0500157#endif
158
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500160#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
Kim Phillipsc8a90642012-06-30 18:29:20 -0500161#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
Kim Phillips1c274c42007-07-25 19:25:33 -0500162
163/*
164 * Initial RAM Base Address Setup
165 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500167#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
168#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
169#define CONFIG_SYS_GBL_DATA_OFFSET \
170 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kim Phillips1c274c42007-07-25 19:25:33 -0500171
172/*
173 * Local Bus Configuration & Clock Setup
174 */
Kim Phillipsc7190f02009-09-25 18:19:44 -0500175#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
176#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_LBC_LBCR 0x00000000
Kim Phillips1c274c42007-07-25 19:25:33 -0500178
179/*
180 * FLASH on the Local Bus
181 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200183#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500184#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size is 16M */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500186#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
Kim Phillips1c274c42007-07-25 19:25:33 -0500187
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500188 /* Window base at flash base */
189#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500190#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
Kim Phillips1c274c42007-07-25 19:25:33 -0500191
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500192#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500193 | BR_PS_16 /* 16 bit port */ \
194 | BR_MS_GPCM /* MSEL = GPCM */ \
195 | BR_V) /* valid */
196#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
197 | OR_GPCM_XAM \
198 | OR_GPCM_CSNT \
199 | OR_GPCM_ACS_DIV2 \
200 | OR_GPCM_XACS \
201 | OR_GPCM_SCY_15 \
202 | OR_GPCM_TRLX_SET \
203 | OR_GPCM_EHTR_SET \
204 | OR_GPCM_EAD)
205 /* 0xFE006FF7 */
Kim Phillips1c274c42007-07-25 19:25:33 -0500206
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500207#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
208#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
Kim Phillips1c274c42007-07-25 19:25:33 -0500209
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#undef CONFIG_SYS_FLASH_CHECKSUM
Kim Phillips1c274c42007-07-25 19:25:33 -0500211
212/*
Kim Phillips1c274c42007-07-25 19:25:33 -0500213 * Serial Port
214 */
215#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200216#define CONFIG_SYS_NS16550
217#define CONFIG_SYS_NS16550_SERIAL
218#define CONFIG_SYS_NS16550_REG_SIZE 1
219#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kim Phillips1c274c42007-07-25 19:25:33 -0500220
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500222 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Kim Phillips1c274c42007-07-25 19:25:33 -0500223
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
225#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Kim Phillips1c274c42007-07-25 19:25:33 -0500226
227#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Kim Phillipsa059e902010-04-15 17:36:05 -0500228#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Kim Phillips1c274c42007-07-25 19:25:33 -0500229/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230#define CONFIG_SYS_HUSH_PARSER
Kim Phillips1c274c42007-07-25 19:25:33 -0500231
232/* pass open firmware flat tree */
233#define CONFIG_OF_LIBFDT 1
234#define CONFIG_OF_BOARD_SETUP 1
Kim Phillips5b8bc602007-12-20 14:09:22 -0600235#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Kim Phillips1c274c42007-07-25 19:25:33 -0500236
237/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200238#define CONFIG_SYS_I2C
239#define CONFIG_SYS_I2C_FSL
240#define CONFIG_SYS_FSL_I2C_SPEED 400000
241#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
242#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
243#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
Kim Phillips1c274c42007-07-25 19:25:33 -0500244
245/*
Michael Barkowski0fa7a1b2008-03-20 13:15:39 -0400246 * Config on-board EEPROM
Kim Phillips1c274c42007-07-25 19:25:33 -0500247 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200248#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
249#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
250#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
251#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Kim Phillips1c274c42007-07-25 19:25:33 -0500252
253/*
254 * General PCI
255 * Addresses are mapped 1-1.
256 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200257#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
258#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
259#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
260#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
261#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
262#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
263#define CONFIG_SYS_PCI1_IO_BASE 0xd0000000
264#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
265#define CONFIG_SYS_PCI1_IO_SIZE 0x04000000 /* 64M */
Kim Phillips1c274c42007-07-25 19:25:33 -0500266
267#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +0000268#define CONFIG_PCI_INDIRECT_BRIDGE
Michael Barkowski8f325cf2008-03-28 15:15:38 -0400269#define CONFIG_PCI_SKIP_HOST_BRIDGE
Kim Phillips1c274c42007-07-25 19:25:33 -0500270#define CONFIG_PCI_PNP /* do pci plug-and-play */
271
272#undef CONFIG_EEPRO100
273#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200274#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Kim Phillips1c274c42007-07-25 19:25:33 -0500275
276#endif /* CONFIG_PCI */
277
Kim Phillips1c274c42007-07-25 19:25:33 -0500278/*
279 * QE UEC ethernet configuration
280 */
281#define CONFIG_UEC_ETH
Kim Phillips78b7a8e2010-07-26 18:34:57 -0500282#define CONFIG_ETHPRIME "UEC0"
Kim Phillips1c274c42007-07-25 19:25:33 -0500283
284#define CONFIG_UEC_ETH1 /* ETH3 */
285
286#ifdef CONFIG_UEC_ETH1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200287#define CONFIG_SYS_UEC1_UCC_NUM 2 /* UCC3 */
288#define CONFIG_SYS_UEC1_RX_CLK QE_CLK9
289#define CONFIG_SYS_UEC1_TX_CLK QE_CLK10
290#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
291#define CONFIG_SYS_UEC1_PHY_ADDR 4
Andy Fleming865ff852011-04-13 00:37:12 -0500292#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_MII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100293#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
Kim Phillips1c274c42007-07-25 19:25:33 -0500294#endif
295
296#define CONFIG_UEC_ETH2 /* ETH4 */
297
298#ifdef CONFIG_UEC_ETH2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200299#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
300#define CONFIG_SYS_UEC2_RX_CLK QE_CLK16
301#define CONFIG_SYS_UEC2_TX_CLK QE_CLK3
302#define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH
303#define CONFIG_SYS_UEC2_PHY_ADDR 0
Andy Fleming865ff852011-04-13 00:37:12 -0500304#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_MII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100305#define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
Kim Phillips1c274c42007-07-25 19:25:33 -0500306#endif
307
308/*
309 * Environment
310 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200311#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200312 #define CONFIG_ENV_IS_IN_FLASH 1
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500313 #define CONFIG_ENV_ADDR \
314 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200315 #define CONFIG_ENV_SECT_SIZE 0x20000
316 #define CONFIG_ENV_SIZE 0x2000
Kim Phillips1c274c42007-07-25 19:25:33 -0500317#else
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500318 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200319 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200320 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200321 #define CONFIG_ENV_SIZE 0x2000
Kim Phillips1c274c42007-07-25 19:25:33 -0500322#endif
323
324#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200325#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kim Phillips1c274c42007-07-25 19:25:33 -0500326
327/*
328 * BOOTP options
329 */
330#define CONFIG_BOOTP_BOOTFILESIZE
331#define CONFIG_BOOTP_BOOTPATH
332#define CONFIG_BOOTP_GATEWAY
333#define CONFIG_BOOTP_HOSTNAME
334
335/*
336 * Command line configuration.
337 */
338#include <config_cmd_default.h>
339
340#define CONFIG_CMD_PING
341#define CONFIG_CMD_I2C
Michael Barkowski0fa7a1b2008-03-20 13:15:39 -0400342#define CONFIG_CMD_EEPROM
Kim Phillips1c274c42007-07-25 19:25:33 -0500343#define CONFIG_CMD_ASKENV
344
345#if defined(CONFIG_PCI)
346 #define CONFIG_CMD_PCI
347#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200348#if defined(CONFIG_SYS_RAMBOOT)
Mike Frysingerbdab39d2009-01-28 19:08:14 -0500349 #undef CONFIG_CMD_SAVEENV
Kim Phillips1c274c42007-07-25 19:25:33 -0500350 #undef CONFIG_CMD_LOADS
351#endif
352
353#undef CONFIG_WATCHDOG /* watchdog disabled */
354
355/*
356 * Miscellaneous configurable options
357 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500358#define CONFIG_SYS_LONGHELP /* undef to save memory */
359#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kim Phillips1c274c42007-07-25 19:25:33 -0500360
361#if (CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200362 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Kim Phillips1c274c42007-07-25 19:25:33 -0500363#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200364 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Kim Phillips1c274c42007-07-25 19:25:33 -0500365#endif
366
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500367 /* Print Buffer Size */
368#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200369#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500370 /* Boot Argument Buffer Size */
371#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Kim Phillips1c274c42007-07-25 19:25:33 -0500372
373/*
374 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700375 * have to be in the first 256 MB of memory, since this is
Kim Phillips1c274c42007-07-25 19:25:33 -0500376 * the maximum mapped by the Linux kernel during initialization.
377 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500378 /* Initial Memory map for Linux */
379#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Kim Phillips1c274c42007-07-25 19:25:33 -0500380
381/*
382 * Core HID Setup
383 */
Kim Phillips1a2e2032010-04-20 19:37:54 -0500384#define CONFIG_SYS_HID0_INIT 0x000000000
385#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
386 HID0_ENABLE_INSTRUCTION_CACHE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200387#define CONFIG_SYS_HID2 HID2_HBE
Kim Phillips1c274c42007-07-25 19:25:33 -0500388
389/*
Kim Phillips1c274c42007-07-25 19:25:33 -0500390 * MMU Setup
391 */
Becky Bruce31d82672008-05-08 19:02:12 -0500392#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Kim Phillips1c274c42007-07-25 19:25:33 -0500393
394/* DDR: cache cacheable */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500395#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500396 | BATL_PP_RW \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500397 | BATL_MEMCOHERENCE)
398#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
399 | BATU_BL_256M \
400 | BATU_VS \
401 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200402#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
403#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
Kim Phillips1c274c42007-07-25 19:25:33 -0500404
405/* IMMRBAR & PCI IO: cache-inhibit and guarded */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500406#define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500407 | BATL_PP_RW \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500408 | BATL_CACHEINHIBIT \
409 | BATL_GUARDEDSTORAGE)
410#define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \
411 | BATU_BL_4M \
412 | BATU_VS \
413 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200414#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
415#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
Kim Phillips1c274c42007-07-25 19:25:33 -0500416
417/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500418#define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500419 | BATL_PP_RW \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500420 | BATL_MEMCOHERENCE)
421#define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE \
422 | BATU_BL_32M \
423 | BATU_VS \
424 | BATU_VP)
425#define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500426 | BATL_PP_RW \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500427 | BATL_CACHEINHIBIT \
428 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200429#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
Kim Phillips1c274c42007-07-25 19:25:33 -0500430
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200431#define CONFIG_SYS_IBAT3L (0)
432#define CONFIG_SYS_IBAT3U (0)
433#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
434#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Kim Phillips1c274c42007-07-25 19:25:33 -0500435
436/* Stack in dcache: cacheable, no memory coherence */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500437#define CONFIG_SYS_IBAT4L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500438#define CONFIG_SYS_IBAT4U (CONFIG_SYS_INIT_RAM_ADDR \
439 | BATU_BL_128K \
440 | BATU_VS \
441 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200442#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
443#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
Kim Phillips1c274c42007-07-25 19:25:33 -0500444
445#ifdef CONFIG_PCI
446/* PCI MEM space: cacheable */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500447#define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI1_MEM_PHYS \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500448 | BATL_PP_RW \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500449 | BATL_MEMCOHERENCE)
450#define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI1_MEM_PHYS \
451 | BATU_BL_256M \
452 | BATU_VS \
453 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200454#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
455#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
Kim Phillips1c274c42007-07-25 19:25:33 -0500456/* PCI MMIO space: cache-inhibit and guarded */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500457#define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI1_MMIO_PHYS \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500458 | BATL_PP_RW \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500459 | BATL_CACHEINHIBIT \
460 | BATL_GUARDEDSTORAGE)
461#define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI1_MMIO_PHYS \
462 | BATU_BL_256M \
463 | BATU_VS \
464 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200465#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
466#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Kim Phillips1c274c42007-07-25 19:25:33 -0500467#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200468#define CONFIG_SYS_IBAT5L (0)
469#define CONFIG_SYS_IBAT5U (0)
470#define CONFIG_SYS_IBAT6L (0)
471#define CONFIG_SYS_IBAT6U (0)
472#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
473#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
474#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
475#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Kim Phillips1c274c42007-07-25 19:25:33 -0500476#endif
477
478/* Nothing in BAT7 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200479#define CONFIG_SYS_IBAT7L (0)
480#define CONFIG_SYS_IBAT7U (0)
481#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
482#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Kim Phillips1c274c42007-07-25 19:25:33 -0500483
Kim Phillips1c274c42007-07-25 19:25:33 -0500484#if (CONFIG_CMD_KGDB)
485#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Kim Phillips1c274c42007-07-25 19:25:33 -0500486#endif
487
488/*
489 * Environment Configuration
490 */
491#define CONFIG_ENV_OVERWRITE
492
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500493#define CONFIG_HAS_ETH0 /* add support for "ethaddr" */
494#define CONFIG_HAS_ETH1 /* add support for "eth1addr" */
Kim Phillips1c274c42007-07-25 19:25:33 -0500495
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500496/* use mac_read_from_eeprom() to read ethaddr from I2C EEPROM
497 * (see CONFIG_SYS_I2C_EEPROM) */
498 /* MAC address offset in I2C EEPROM */
499#define CONFIG_SYS_I2C_MAC_OFFSET 0x7f00
Michael Barkowski5b2793a2008-03-27 14:34:43 -0400500
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500501#define CONFIG_NETDEV "eth1"
Kim Phillips1c274c42007-07-25 19:25:33 -0500502
503#define CONFIG_HOSTNAME mpc8323erdb
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000504#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000505#define CONFIG_BOOTFILE "uImage"
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500506 /* U-Boot image on TFTP server */
507#define CONFIG_UBOOTPATH "u-boot.bin"
508#define CONFIG_FDTFILE "mpc832x_rdb.dtb"
509#define CONFIG_RAMDISKFILE "rootfs.ext2.gz.uboot"
Kim Phillips1c274c42007-07-25 19:25:33 -0500510
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500511 /* default location for tftp and bootm */
512#define CONFIG_LOADADDR 800000
Kim Phillips7fd0bea2008-09-24 08:46:25 -0500513#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
Kim Phillips1c274c42007-07-25 19:25:33 -0500514#define CONFIG_BAUDRATE 115200
515
Kim Phillips1c274c42007-07-25 19:25:33 -0500516#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500517 "netdev=" CONFIG_NETDEV "\0" \
518 "uboot=" CONFIG_UBOOTPATH "\0" \
Kim Phillips1c274c42007-07-25 19:25:33 -0500519 "tftpflash=tftp $loadaddr $uboot;" \
Marek Vasut5368c552012-09-23 17:41:24 +0200520 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
521 " +$filesize; " \
522 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
523 " +$filesize; " \
524 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
525 " $filesize; " \
526 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
527 " +$filesize; " \
528 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
529 " $filesize\0" \
Kim Phillips79f516b2009-08-21 16:34:38 -0500530 "fdtaddr=780000\0" \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500531 "fdtfile=" CONFIG_FDTFILE "\0" \
Kim Phillips1c274c42007-07-25 19:25:33 -0500532 "ramdiskaddr=1000000\0" \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500533 "ramdiskfile=" CONFIG_RAMDISKFILE "\0" \
Kim Phillips1c274c42007-07-25 19:25:33 -0500534 "console=ttyS0\0" \
535 "setbootargs=setenv bootargs " \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500536 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"\
Kim Phillips1c274c42007-07-25 19:25:33 -0500537 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500538 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
539 "$netdev:off "\
Kim Phillips1c274c42007-07-25 19:25:33 -0500540 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
541
542#define CONFIG_NFSBOOTCOMMAND \
543 "setenv rootdev /dev/nfs;" \
544 "run setbootargs;" \
545 "run setipargs;" \
546 "tftp $loadaddr $bootfile;" \
547 "tftp $fdtaddr $fdtfile;" \
548 "bootm $loadaddr - $fdtaddr"
549
550#define CONFIG_RAMBOOTCOMMAND \
551 "setenv rootdev /dev/ram;" \
552 "run setbootargs;" \
553 "tftp $ramdiskaddr $ramdiskfile;" \
554 "tftp $loadaddr $bootfile;" \
555 "tftp $fdtaddr $fdtfile;" \
556 "bootm $loadaddr $ramdiskaddr $fdtaddr"
557
Kim Phillips1c274c42007-07-25 19:25:33 -0500558#endif /* __CONFIG_H */