blob: 0c4a2f01ad4a7b8432de5f42229bedcf30d95d76 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Poonam Aggrwal49249e12011-02-09 19:17:53 +00002/*
3 * Copyright 2010-2011 Freescale Semiconductor, Inc.
Biwen Li2703e642020-05-01 20:04:13 +08004 * Copyright 2020 NXP
Poonam Aggrwal49249e12011-02-09 19:17:53 +00005 */
6
7/*
8 * P010 RDB board configuration file
9 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Simon Glass1af3c7f2020-05-10 11:40:09 -060014#include <linux/stringify.h>
15
Prabhakar Kushwaha74fa22e2013-04-16 13:27:44 +053016#include <asm/config_mpc85xx.h>
Poonam Aggrwal49249e12011-02-09 19:17:53 +000017
18#ifdef CONFIG_SDCARD
Ying Zhangc9e1f582014-01-24 15:50:09 +080019#define CONFIG_SPL_FLUSH_IMAGE
20#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhangc9e1f582014-01-24 15:50:09 +080021#define CONFIG_SPL_PAD_TO 0x18000
22#define CONFIG_SPL_MAX_SIZE (96 * 1024)
23#define CONFIG_SYS_MMC_U_BOOT_SIZE (512 << 10)
24#define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
25#define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
26#define CONFIG_SYS_MMC_U_BOOT_OFFS (96 << 10)
27#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Ying Zhangc9e1f582014-01-24 15:50:09 +080028#ifdef CONFIG_SPL_BUILD
29#define CONFIG_SPL_COMMON_INIT_DDR
30#endif
Poonam Aggrwal49249e12011-02-09 19:17:53 +000031#endif
32
33#ifdef CONFIG_SPIFLASH
Udit Agarwalbef18452019-11-07 16:11:39 +000034#ifdef CONFIG_NXP_ESBC
Poonam Aggrwal49249e12011-02-09 19:17:53 +000035#define CONFIG_RAMBOOT_SPIFLASH
Ruchika Gupta84e0fb42014-09-29 11:14:35 +053036#define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
Ying Zhangc9e1f582014-01-24 15:50:09 +080037#else
Ying Zhangc9e1f582014-01-24 15:50:09 +080038#define CONFIG_SPL_SPI_FLASH_MINIMAL
39#define CONFIG_SPL_FLUSH_IMAGE
40#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhangc9e1f582014-01-24 15:50:09 +080041#define CONFIG_SPL_PAD_TO 0x18000
42#define CONFIG_SPL_MAX_SIZE (96 * 1024)
43#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (512 << 10)
44#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
45#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
46#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (96 << 10)
47#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Ying Zhangc9e1f582014-01-24 15:50:09 +080048#ifdef CONFIG_SPL_BUILD
49#define CONFIG_SPL_COMMON_INIT_DDR
50#endif
51#endif
Poonam Aggrwal49249e12011-02-09 19:17:53 +000052#endif
53
Miquel Raynal88718be2019-10-03 19:50:03 +020054#ifdef CONFIG_MTD_RAW_NAND
Udit Agarwalbef18452019-11-07 16:11:39 +000055#ifdef CONFIG_NXP_ESBC
Prabhakar Kushwaha0fa934d2013-04-16 13:28:12 +053056#define CONFIG_SPL_INIT_MINIMAL
Prabhakar Kushwaha0fa934d2013-04-16 13:28:12 +053057#define CONFIG_SPL_FLUSH_IMAGE
58#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
59
Prabhakar Kushwaha0fa934d2013-04-16 13:28:12 +053060#define CONFIG_SPL_MAX_SIZE 8192
61#define CONFIG_SPL_RELOC_TEXT_BASE 0x00100000
62#define CONFIG_SPL_RELOC_STACK 0x00100000
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +053063#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
Prabhakar Kushwaha0fa934d2013-04-16 13:28:12 +053064#define CONFIG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE)
65#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
Ying Zhangc9e1f582014-01-24 15:50:09 +080066#else
Ying Zhangc9e1f582014-01-24 15:50:09 +080067#ifdef CONFIG_TPL_BUILD
Ying Zhangc9e1f582014-01-24 15:50:09 +080068#define CONFIG_SPL_FLUSH_IMAGE
Ying Zhangc9e1f582014-01-24 15:50:09 +080069#define CONFIG_SPL_NAND_INIT
Ying Zhangc9e1f582014-01-24 15:50:09 +080070#define CONFIG_SPL_COMMON_INIT_DDR
71#define CONFIG_SPL_MAX_SIZE (128 << 10)
Ying Zhangc9e1f582014-01-24 15:50:09 +080072#define CONFIG_SYS_MPC85XX_NO_RESETVEC
73#define CONFIG_SYS_NAND_U_BOOT_SIZE (576 << 10)
74#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
75#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
Ying Zhangc9e1f582014-01-24 15:50:09 +080076#elif defined(CONFIG_SPL_BUILD)
77#define CONFIG_SPL_INIT_MINIMAL
Ying Zhangc9e1f582014-01-24 15:50:09 +080078#define CONFIG_SPL_FLUSH_IMAGE
Ying Zhangc9e1f582014-01-24 15:50:09 +080079#define CONFIG_SPL_MAX_SIZE 8192
80#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
81#define CONFIG_SYS_NAND_U_BOOT_DST 0xD0000000
82#define CONFIG_SYS_NAND_U_BOOT_START 0xD0000000
Pali Rohárab37df92022-04-25 14:21:20 +053083#else
84#ifndef CONFIG_MPC85XX_HAVE_RESET_VECTOR
85#define CONFIG_SYS_MPC85XX_NO_RESETVEC
86#endif
Dipen Dudhatd793e5a2011-07-28 14:47:28 -050087#endif
Ying Zhangc9e1f582014-01-24 15:50:09 +080088#define CONFIG_SPL_PAD_TO 0x20000
89#define CONFIG_TPL_PAD_TO 0x20000
90#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhangc9e1f582014-01-24 15:50:09 +080091#endif
92#endif
Ruchika Gupta2f439e82011-06-08 22:52:48 -050093
94#ifdef CONFIG_NAND_SECBOOT /* NAND Boot */
95#define CONFIG_RAMBOOT_NAND
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +053096#define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
Ruchika Gupta2f439e82011-06-08 22:52:48 -050097#endif
98
Poonam Aggrwal49249e12011-02-09 19:17:53 +000099#ifndef CONFIG_RESET_VECTOR_ADDRESS
100#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
101#endif
102
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000103/* High Level Configuration Options */
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000104
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000105#if defined(CONFIG_PCI)
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -0400106#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
107#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000108
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000109/*
110 * PCI Windows
111 * Memory space is mapped 1-1, but I/O space must start from 0.
112 */
113/* controller 1, Slot 1, tgtid 1, Base address a000 */
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000114#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
115#ifdef CONFIG_PHYS_64BIT
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000116#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
117#else
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000118#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
119#endif
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000120#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000121#ifdef CONFIG_PHYS_64BIT
122#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
123#else
124#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
125#endif
126
127/* controller 2, Slot 2, tgtid 2, Base address 9000 */
Hou Zhiqiang9de7c762020-05-01 19:06:28 +0800128#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
129#ifdef CONFIG_PHYS_64BIT
130#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
131#else
132#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
133#endif
134#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
135#ifdef CONFIG_PHYS_64BIT
136#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
137#else
138#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
139#endif
140
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000141#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000142#endif
143
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000144#define CONFIG_HWCONFIG
145/*
146 * These can be toggled for performance analysis, otherwise use default.
147 */
148#define CONFIG_L2_CACHE /* toggle L2 cache */
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000149
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000150
151#define CONFIG_ENABLE_36BIT_PHYS
152
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000153/* DDR Setup */
York Sun1ba62f12012-02-29 12:36:51 +0000154#define CONFIG_SYS_DDR_RAW_TIMING
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000155#define CONFIG_SYS_SPD_BUS_NUM 1
156#define SPD_EEPROM_ADDRESS 0x52
157
158#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
159
160#ifndef __ASSEMBLY__
161extern unsigned long get_sdram_size(void);
162#endif
163#define CONFIG_SYS_SDRAM_SIZE get_sdram_size() /* DDR size */
164#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
165#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
166
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000167/* DDR3 Controller Settings */
168#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
169#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
170#define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
171#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
172#define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
173#define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
174#define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000175#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
176#define CONFIG_SYS_DDR_SR_CNTR 0x00000000
177#define CONFIG_SYS_DDR_RCW_1 0x00000000
178#define CONFIG_SYS_DDR_RCW_2 0x00000000
Shengzhou Liue512c502013-09-13 14:46:03 +0800179#define CONFIG_SYS_DDR_CONTROL 0xc70c0008 /* Type = DDR3 */
180#define CONFIG_SYS_DDR_CONTROL_2 0x24401000
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000181#define CONFIG_SYS_DDR_TIMING_4 0x00000001
182#define CONFIG_SYS_DDR_TIMING_5 0x03402400
183
Shengzhou Liue512c502013-09-13 14:46:03 +0800184#define CONFIG_SYS_DDR_TIMING_3_800 0x00030000
185#define CONFIG_SYS_DDR_TIMING_0_800 0x00110104
186#define CONFIG_SYS_DDR_TIMING_1_800 0x6f6b8644
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000187#define CONFIG_SYS_DDR_TIMING_2_800 0x0FA888CF
188#define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000
Shengzhou Liue512c502013-09-13 14:46:03 +0800189#define CONFIG_SYS_DDR_MODE_1_800 0x00441420
190#define CONFIG_SYS_DDR_MODE_2_800 0x00000000
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000191#define CONFIG_SYS_DDR_INTERVAL_800 0x0C300100
Shengzhou Liue512c502013-09-13 14:46:03 +0800192#define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8675f608
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000193
194/* settings for DDR3 at 667MT/s */
195#define CONFIG_SYS_DDR_TIMING_3_667 0x00010000
196#define CONFIG_SYS_DDR_TIMING_0_667 0x00110004
197#define CONFIG_SYS_DDR_TIMING_1_667 0x5d59e544
198#define CONFIG_SYS_DDR_TIMING_2_667 0x0FA890CD
199#define CONFIG_SYS_DDR_CLK_CTRL_667 0x03000000
200#define CONFIG_SYS_DDR_MODE_1_667 0x00441210
201#define CONFIG_SYS_DDR_MODE_2_667 0x00000000
202#define CONFIG_SYS_DDR_INTERVAL_667 0x0a280000
203#define CONFIG_SYS_DDR_WRLVL_CONTROL_667 0x8675F608
204
205#define CONFIG_SYS_CCSRBAR 0xffe00000
206#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
207
Dipen Dudhatd793e5a2011-07-28 14:47:28 -0500208/* Don't relocate CCSRBAR while in NAND_SPL */
Prabhakar Kushwaha0fa934d2013-04-16 13:28:12 +0530209#ifdef CONFIG_SPL_BUILD
Dipen Dudhatd793e5a2011-07-28 14:47:28 -0500210#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
211#endif
212
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000213/*
214 * Memory map
215 *
216 * 0x0000_0000 0x3fff_ffff DDR 1G cacheable
217 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1.5G non-cacheable
218 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
219 *
220 * Localbus non-cacheable
221 * 0xff80_0000 0xff8f_ffff NAND Flash 1M non-cacheable
222 * 0xffb0_0000 0xffbf_ffff Board CPLD 1M non-cacheable
223 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
224 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
225 */
226
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000227/*
228 * IFC Definitions
229 */
230/* NOR Flash on IFC */
Prabhakar Kushwaha0fa934d2013-04-16 13:28:12 +0530231
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000232#define CONFIG_SYS_FLASH_BASE 0xee000000
233#define CONFIG_SYS_MAX_FLASH_SECT 256 /* 32M */
234
235#ifdef CONFIG_PHYS_64BIT
236#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
237#else
238#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
239#endif
240
241#define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
242 CSPR_PORT_SIZE_16 | \
243 CSPR_MSEL_NOR | \
244 CSPR_V)
245#define CONFIG_SYS_NOR_AMASK IFC_AMASK(32*1024*1024)
246#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(7)
247/* NOR Flash Timing Params */
248#define CONFIG_SYS_NOR_FTIM0 FTIM0_NOR_TACSE(0x4) | \
249 FTIM0_NOR_TEADC(0x5) | \
250 FTIM0_NOR_TEAHC(0x5)
251#define CONFIG_SYS_NOR_FTIM1 FTIM1_NOR_TACO(0x1e) | \
252 FTIM1_NOR_TRAD_NOR(0x0f)
253#define CONFIG_SYS_NOR_FTIM2 FTIM2_NOR_TCS(0x4) | \
254 FTIM2_NOR_TCH(0x4) | \
255 FTIM2_NOR_TWP(0x1c)
256#define CONFIG_SYS_NOR_FTIM3 0x0
257
258#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
259#define CONFIG_SYS_FLASH_QUIET_TEST
260#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000261
262#undef CONFIG_SYS_FLASH_CHECKSUM
263#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
264#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
265
266/* CFI for NOR Flash */
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000267#define CONFIG_SYS_FLASH_EMPTY_INFO
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000268
269/* NAND Flash on IFC */
270#define CONFIG_SYS_NAND_BASE 0xff800000
271#ifdef CONFIG_PHYS_64BIT
272#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
273#else
274#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
275#endif
276
Zhao Qiangac688072013-09-26 09:10:32 +0800277#define CONFIG_MTD_PARTITION
Zhao Qiangac688072013-09-26 09:10:32 +0800278
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000279#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
280 | CSPR_PORT_SIZE_8 \
281 | CSPR_MSEL_NAND \
282 | CSPR_V)
283#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
Shengzhou Liue512c502013-09-13 14:46:03 +0800284
York Sun76016862016-11-16 13:30:06 -0800285#if defined(CONFIG_TARGET_P1010RDB_PA)
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000286#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
287 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
288 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
289 | CSOR_NAND_RAL_2 /* RAL = 2 Bytes */ \
290 | CSOR_NAND_PGS_512 /* Page Size = 512b */ \
291 | CSOR_NAND_SPRZ_16 /* Spare size = 16 */ \
292 | CSOR_NAND_PB(32)) /* 32 Pages Per Block */
Shengzhou Liue512c502013-09-13 14:46:03 +0800293
York Sun76016862016-11-16 13:30:06 -0800294#elif defined(CONFIG_TARGET_P1010RDB_PB)
Shengzhou Liue512c502013-09-13 14:46:03 +0800295#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
296 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
297 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
298 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
299 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
300 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
301 | CSOR_NAND_PB(128)) /*Pages Per Block = 128 */
Shengzhou Liue512c502013-09-13 14:46:03 +0800302#endif
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000303
Dipen Dudhatd793e5a2011-07-28 14:47:28 -0500304#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
305#define CONFIG_SYS_MAX_NAND_DEVICE 1
Dipen Dudhatd793e5a2011-07-28 14:47:28 -0500306
York Sun76016862016-11-16 13:30:06 -0800307#if defined(CONFIG_TARGET_P1010RDB_PA)
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000308/* NAND Flash Timing Params */
309#define CONFIG_SYS_NAND_FTIM0 FTIM0_NAND_TCCST(0x01) | \
310 FTIM0_NAND_TWP(0x0C) | \
311 FTIM0_NAND_TWCHT(0x04) | \
312 FTIM0_NAND_TWH(0x05)
313#define CONFIG_SYS_NAND_FTIM1 FTIM1_NAND_TADLE(0x1d) | \
314 FTIM1_NAND_TWBE(0x1d) | \
315 FTIM1_NAND_TRR(0x07) | \
316 FTIM1_NAND_TRP(0x0c)
317#define CONFIG_SYS_NAND_FTIM2 FTIM2_NAND_TRAD(0x0c) | \
318 FTIM2_NAND_TREH(0x05) | \
319 FTIM2_NAND_TWHRE(0x0f)
320#define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04)
321
York Sun76016862016-11-16 13:30:06 -0800322#elif defined(CONFIG_TARGET_P1010RDB_PB)
Shengzhou Liue512c502013-09-13 14:46:03 +0800323/* support MT29F16G08ABABAWP 4k-pagesize 2G-bytes NAND */
324/* ONFI NAND Flash mode0 Timing Params */
325#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07)| \
326 FTIM0_NAND_TWP(0x18) | \
327 FTIM0_NAND_TWCHT(0x07) | \
328 FTIM0_NAND_TWH(0x0a))
329#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32)| \
330 FTIM1_NAND_TWBE(0x39) | \
331 FTIM1_NAND_TRR(0x0e) | \
332 FTIM1_NAND_TRP(0x18))
333#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
334 FTIM2_NAND_TREH(0x0a) | \
335 FTIM2_NAND_TWHRE(0x1e))
336#define CONFIG_SYS_NAND_FTIM3 0x0
337#endif
338
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000339#define CONFIG_SYS_NAND_DDR_LAW 11
340
341/* Set up IFC registers for boot location NOR/NAND */
Miquel Raynal88718be2019-10-03 19:50:03 +0200342#if defined(CONFIG_MTD_RAW_NAND) || defined(CONFIG_NAND_SECBOOT)
Dipen Dudhatd793e5a2011-07-28 14:47:28 -0500343#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
344#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
345#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
346#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
347#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
348#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
349#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
350#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
351#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
352#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
353#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
354#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
355#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
356#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
357#else
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000358#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
359#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
360#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
361#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
362#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
363#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
364#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
365#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
366#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
367#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
368#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
369#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
370#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
371#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
Dipen Dudhatd793e5a2011-07-28 14:47:28 -0500372#endif
373
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000374/* CPLD on IFC */
375#define CONFIG_SYS_CPLD_BASE 0xffb00000
376
377#ifdef CONFIG_PHYS_64BIT
378#define CONFIG_SYS_CPLD_BASE_PHYS 0xfffb00000ull
379#else
380#define CONFIG_SYS_CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
381#endif
382
383#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
384 | CSPR_PORT_SIZE_8 \
385 | CSPR_MSEL_GPCM \
386 | CSPR_V)
387#define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
388#define CONFIG_SYS_CSOR3 0x0
389/* CPLD Timing parameters for IFC CS3 */
390#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
391 FTIM0_GPCM_TEADC(0x0e) | \
392 FTIM0_GPCM_TEAHC(0x0e))
393#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
394 FTIM1_GPCM_TRAD(0x1f))
395#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiede519162014-06-26 14:41:33 +0800396 FTIM2_GPCM_TCH(0x8) | \
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000397 FTIM2_GPCM_TWP(0x1f))
398#define CONFIG_SYS_CS3_FTIM3 0x0
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000399
Aneesh Bansal76c9aaf2014-03-07 19:12:09 +0530400#if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH) || \
401 defined(CONFIG_RAMBOOT_NAND)
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000402#define CONFIG_SYS_RAMBOOT
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000403#else
404#undef CONFIG_SYS_RAMBOOT
405#endif
406
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000407#define CONFIG_SYS_INIT_RAM_LOCK
408#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
York Sunb39d1212016-04-06 13:22:10 -0700409#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* End of used area in RAM */
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000410
York Sunb39d1212016-04-06 13:22:10 -0700411#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000412 - GENERATED_GBL_DATA_SIZE)
413#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
414
Prabhakar Kushwaha9307cba2014-03-31 15:31:48 +0530415#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000416
Ying Zhangc9e1f582014-01-24 15:50:09 +0800417/*
418 * Config the L2 Cache as L2 SRAM
419 */
420#if defined(CONFIG_SPL_BUILD)
421#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
422#define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
423#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
424#define CONFIG_SYS_L2_SIZE (256 << 10)
425#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
426#define CONFIG_SPL_RELOC_TEXT_BASE 0xD0001000
427#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
Ying Zhangc9e1f582014-01-24 15:50:09 +0800428#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 128 * 1024)
429#define CONFIG_SPL_RELOC_MALLOC_SIZE (128 << 10)
430#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 96 * 1024)
Miquel Raynal88718be2019-10-03 19:50:03 +0200431#elif defined(CONFIG_MTD_RAW_NAND)
Ying Zhangc9e1f582014-01-24 15:50:09 +0800432#ifdef CONFIG_TPL_BUILD
433#define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
434#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
435#define CONFIG_SYS_L2_SIZE (256 << 10)
436#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
437#define CONFIG_SPL_RELOC_TEXT_BASE 0xD0001000
438#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
439#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
440#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
441#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
442#else
443#define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
444#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
445#define CONFIG_SYS_L2_SIZE (256 << 10)
446#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
447#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x3000)
448#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
449#endif
450#endif
451#endif
452
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000453/* Serial Port */
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000454#undef CONFIG_SERIAL_SOFTWARE_FIFO
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000455#define CONFIG_SYS_NS16550_SERIAL
456#define CONFIG_SYS_NS16550_REG_SIZE 1
457#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Ying Zhangc9e1f582014-01-24 15:50:09 +0800458#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
Dipen Dudhatd793e5a2011-07-28 14:47:28 -0500459#define CONFIG_NS16550_MIN_FUNCTIONS
460#endif
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000461
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000462#define CONFIG_SYS_BAUDRATE_TABLE \
463 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
464
465#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
466#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
467
Heiko Schocher00f792e2012-10-24 13:48:22 +0200468/* I2C */
Shengzhou Liuad89da02013-09-13 14:46:02 +0800469#define I2C_PCA9557_ADDR1 0x18
Shengzhou Liue512c502013-09-13 14:46:03 +0800470#define I2C_PCA9557_ADDR2 0x19
Shengzhou Liuad89da02013-09-13 14:46:02 +0800471#define I2C_PCA9557_BUS_NUM 0
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000472
473/* I2C EEPROM */
York Sun76016862016-11-16 13:30:06 -0800474#if defined(CONFIG_TARGET_P1010RDB_PB)
Shengzhou Liue512c502013-09-13 14:46:03 +0800475#ifdef CONFIG_ID_EEPROM
476#define CONFIG_SYS_I2C_EEPROM_NXID
477#endif
Shengzhou Liue512c502013-09-13 14:46:03 +0800478#define CONFIG_SYS_EEPROM_BUS_NUM 0
479#define MAX_NUM_PORTS 9 /* for 128Bytes EEPROM */
480#endif
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000481/* enable read and write access to EEPROM */
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000482
483/* RTC */
484#define CONFIG_RTC_PT7C4338
485#define CONFIG_SYS_I2C_RTC_ADDR 0x68
486
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000487/*
488 * SPI interface will not be available in case of NAND boot SPI CS0 will be
489 * used for SLIC
490 */
Miquel Raynal88718be2019-10-03 19:50:03 +0200491#if !defined(CONFIG_MTD_RAW_NAND) || !defined(CONFIG_NAND_SECBOOT)
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000492/* eSPI - Enhanced SPI */
Dipen Dudhatd793e5a2011-07-28 14:47:28 -0500493#endif
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000494
495#if defined(CONFIG_TSEC_ENET)
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000496#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
497#define CONFIG_TSEC1 1
498#define CONFIG_TSEC1_NAME "eTSEC1"
499#define CONFIG_TSEC2 1
500#define CONFIG_TSEC2_NAME "eTSEC2"
501#define CONFIG_TSEC3 1
502#define CONFIG_TSEC3_NAME "eTSEC3"
503
504#define TSEC1_PHY_ADDR 1
505#define TSEC2_PHY_ADDR 0
506#define TSEC3_PHY_ADDR 2
507
508#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
509#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
510#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
511
512#define TSEC1_PHYIDX 0
513#define TSEC2_PHYIDX 0
514#define TSEC3_PHYIDX 0
515
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000516/* TBI PHY configuration for SGMII mode */
517#define CONFIG_TSEC_TBICR_SETTINGS ( \
518 TBICR_PHY_RESET \
519 | TBICR_ANEG_ENABLE \
520 | TBICR_FULL_DUPLEX \
521 | TBICR_SPEED1_SET \
522 )
523
524#endif /* CONFIG_TSEC_ENET */
525
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000526/* SATA */
Zang Roy-R619119760b272012-11-26 00:05:38 +0000527#define CONFIG_FSL_SATA_V2
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000528
529#ifdef CONFIG_FSL_SATA
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000530#define CONFIG_SATA1
531#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
532#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
533#define CONFIG_SATA2
534#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
535#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
536
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000537#define CONFIG_LBA48
538#endif /* #ifdef CONFIG_FSL_SATA */
539
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000540#ifdef CONFIG_MMC
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000541#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
542#endif
543
544#define CONFIG_HAS_FSL_DR_USB
545
546#if defined(CONFIG_HAS_FSL_DR_USB)
Tom Rini8850c5d2017-05-12 22:33:27 -0400547#ifdef CONFIG_USB_EHCI_HCD
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000548#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000549#endif
550#endif
551
552/*
553 * Environment
554 */
Ying Zhangc9e1f582014-01-24 15:50:09 +0800555#if defined(CONFIG_SDCARD)
Fabio Estevam4394d0c2012-01-11 09:20:50 +0000556#define CONFIG_FSL_FIXED_MMC_LOCATION
Miquel Raynal88718be2019-10-03 19:50:03 +0200557#elif defined(CONFIG_MTD_RAW_NAND)
Ying Zhangc9e1f582014-01-24 15:50:09 +0800558#ifdef CONFIG_TPL_BUILD
Tom Rinia09fea12019-11-18 20:02:10 -0500559#define SPL_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
Ying Zhangc9e1f582014-01-24 15:50:09 +0800560#else
York Sun76016862016-11-16 13:30:06 -0800561#if defined(CONFIG_TARGET_P1010RDB_PA)
Shengzhou Liue512c502013-09-13 14:46:03 +0800562#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE) /* 3*16=48K for env */
York Sun76016862016-11-16 13:30:06 -0800563#elif defined(CONFIG_TARGET_P1010RDB_PB)
Shengzhou Liue512c502013-09-13 14:46:03 +0800564#define CONFIG_ENV_RANGE (32 * CONFIG_ENV_SIZE) /* new block size 512K */
565#endif
Ying Zhangc9e1f582014-01-24 15:50:09 +0800566#endif
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000567#endif
568
569#define CONFIG_LOADS_ECHO /* echo on for serial download */
570#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
571
Tom Rini8850c5d2017-05-12 22:33:27 -0400572#if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI_HCD) \
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000573 || defined(CONFIG_FSL_SATA)
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000574#endif
575
576/*
577 * Miscellaneous configurable options
578 */
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000579
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000580/*
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000581 * For booting Linux, the board info and command line data
582 * have to be in the first 64 MB of memory, since this is
583 * the maximum mapped by the Linux kernel during initialization.
584 */
585#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
586#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
587
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000588/*
589 * Environment Configuration
590 */
591
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000592#define CONFIG_ROOTPATH "/opt/nfsroot"
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000593#define CONFIG_UBOOTPATH u-boot.bin/* U-Boot image on TFTP server */
594
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000595#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut5368c552012-09-23 17:41:24 +0200596 "hwconfig=" __stringify(CONFIG_DEF_HWCONFIG) "\0" \
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000597 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200598 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000599 "loadaddr=1000000\0" \
600 "consoledev=ttyS0\0" \
601 "ramdiskaddr=2000000\0" \
602 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500603 "fdtaddr=1e00000\0" \
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000604 "fdtfile=p1010rdb.dtb\0" \
605 "bdev=sda1\0" \
606 "hwconfig=usb1:dr_mode=host,phy_type=utmi\0" \
607 "othbootargs=ramdisk_size=600000\0" \
608 "usbfatboot=setenv bootargs root=/dev/ram rw " \
609 "console=$consoledev,$baudrate $othbootargs; " \
610 "usb start;" \
611 "fatload usb 0:2 $loadaddr $bootfile;" \
612 "fatload usb 0:2 $fdtaddr $fdtfile;" \
613 "fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
614 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
615 "usbext2boot=setenv bootargs root=/dev/ram rw " \
616 "console=$consoledev,$baudrate $othbootargs; " \
617 "usb start;" \
618 "ext2load usb 0:4 $loadaddr $bootfile;" \
619 "ext2load usb 0:4 $fdtaddr $fdtfile;" \
620 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
Shengzhou Liue512c502013-09-13 14:46:03 +0800621 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
Tom Rini028aa092022-02-25 11:19:49 -0500622 BOOTMODE
Shengzhou Liue512c502013-09-13 14:46:03 +0800623
York Sun76016862016-11-16 13:30:06 -0800624#if defined(CONFIG_TARGET_P1010RDB_PA)
Tom Rini028aa092022-02-25 11:19:49 -0500625#define BOOTMODE \
Shengzhou Liue512c502013-09-13 14:46:03 +0800626 "boot_bank0=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
627 "mw.b ffb00011 0; mw.b ffb00009 0; reset\0" \
628 "boot_bank1=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
629 "mw.b ffb00011 0; mw.b ffb00009 1; reset\0" \
630 "boot_nand=i2c dev 0; i2c mw 18 1 f9; i2c mw 18 3 f0;" \
631 "mw.b ffb00011 0; mw.b ffb00017 1; reset\0"
632
York Sun76016862016-11-16 13:30:06 -0800633#elif defined(CONFIG_TARGET_P1010RDB_PB)
Tom Rini028aa092022-02-25 11:19:49 -0500634#define BOOTMODE \
Shengzhou Liue512c502013-09-13 14:46:03 +0800635 "boot_bank0=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
636 "i2c mw 19 1 2; i2c mw 19 3 e1; reset\0" \
637 "boot_bank1=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
638 "i2c mw 19 1 12; i2c mw 19 3 e1; reset\0" \
639 "boot_nand=i2c dev 0; i2c mw 18 1 fc; i2c mw 18 3 0;" \
640 "i2c mw 19 1 8; i2c mw 19 3 f7; reset\0" \
641 "boot_spi=i2c dev 0; i2c mw 18 1 fa; i2c mw 18 3 0;" \
642 "i2c mw 19 1 0; i2c mw 19 3 f7; reset\0" \
643 "boot_sd=i2c dev 0; i2c mw 18 1 f8; i2c mw 18 3 0;" \
644 "i2c mw 19 1 4; i2c mw 19 3 f3; reset\0"
645#endif
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000646
Ruchika Gupta2f439e82011-06-08 22:52:48 -0500647#include <asm/fsl_secure_boot.h>
Ruchika Gupta2f439e82011-06-08 22:52:48 -0500648
Poonam Aggrwal49249e12011-02-09 19:17:53 +0000649#endif /* __CONFIG_H */