blob: d4bfb0a98b3b2b513bb352b39652a2b07174cd3a [file] [log] [blame]
Jagan Teki6901aab2019-01-11 15:41:46 +05301// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright (C) 2018 Amarula Solutions.
4 * Author: Jagan Teki <jagan@amarulasolutions.com>
5 */
6
7#include <common.h>
8#include <clk-uclass.h>
9#include <dm.h>
10#include <errno.h>
11#include <asm/arch/ccu.h>
12#include <dt-bindings/clock/sun9i-a80-ccu.h>
13#include <dt-bindings/reset/sun9i-a80-ccu.h>
14
15static const struct ccu_clk_gate a80_gates[] = {
Andre Przywarabb3e5aa2019-01-29 15:54:09 +000016 [CLK_BUS_MMC] = GATE(0x580, BIT(8)),
17
Jagan Teki6901aab2019-01-11 15:41:46 +053018 [CLK_BUS_UART0] = GATE(0x594, BIT(16)),
19 [CLK_BUS_UART1] = GATE(0x594, BIT(17)),
20 [CLK_BUS_UART2] = GATE(0x594, BIT(18)),
21 [CLK_BUS_UART3] = GATE(0x594, BIT(19)),
22 [CLK_BUS_UART4] = GATE(0x594, BIT(20)),
23 [CLK_BUS_UART5] = GATE(0x594, BIT(21)),
24};
25
26static const struct ccu_reset a80_resets[] = {
Andre Przywarabb3e5aa2019-01-29 15:54:09 +000027 [RST_BUS_MMC] = RESET(0x5a0, BIT(8)),
28
Jagan Teki6901aab2019-01-11 15:41:46 +053029 [RST_BUS_UART0] = RESET(0x5b4, BIT(16)),
30 [RST_BUS_UART1] = RESET(0x5b4, BIT(17)),
31 [RST_BUS_UART2] = RESET(0x5b4, BIT(18)),
32 [RST_BUS_UART3] = RESET(0x5b4, BIT(19)),
33 [RST_BUS_UART4] = RESET(0x5b4, BIT(20)),
34 [RST_BUS_UART5] = RESET(0x5b4, BIT(21)),
35};
36
37static const struct ccu_desc a80_ccu_desc = {
38 .gates = a80_gates,
39 .resets = a80_resets,
40};
41
42static int a80_clk_bind(struct udevice *dev)
43{
44 return sunxi_reset_bind(dev, ARRAY_SIZE(a80_resets));
45}
46
47static const struct udevice_id a80_ccu_ids[] = {
48 { .compatible = "allwinner,sun9i-a80-ccu",
49 .data = (ulong)&a80_ccu_desc },
50 { }
51};
52
53U_BOOT_DRIVER(clk_sun9i_a80) = {
54 .name = "sun9i_a80_ccu",
55 .id = UCLASS_CLK,
56 .of_match = a80_ccu_ids,
57 .priv_auto_alloc_size = sizeof(struct ccu_priv),
58 .ops = &sunxi_clk_ops,
59 .probe = sunxi_clk_probe,
60 .bind = a80_clk_bind,
61};