blob: de963347f11bfa53ecced880909743fea5c5b812 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Sylvain Lemieux980db8c2015-08-10 08:16:31 -04002/*
3 * Copyright (C) 2008 by NXP Semiconductors
4 * @Author: Kevin Wells
5 * @Descr: LPC3250 DMA controller interface support functions
6 *
7 * Copyright (c) 2015 Tyco Fire Protection Products.
Sylvain Lemieux980db8c2015-08-10 08:16:31 -04008 */
9
10#include <common.h>
11#include <errno.h>
Simon Glass691d7192020-05-10 11:40:02 -060012#include <init.h>
Sylvain Lemieux980db8c2015-08-10 08:16:31 -040013#include <asm/arch/dma.h>
14#include <asm/arch/cpu.h>
15#include <asm/arch/clk.h>
16#include <asm/arch/sys_proto.h>
17#include <asm/io.h>
Simon Glassc05ed002020-05-10 11:40:11 -060018#include <linux/delay.h>
Sylvain Lemieux980db8c2015-08-10 08:16:31 -040019
20/* DMA controller channel register structure */
21struct dmac_chan_reg {
22 u32 src_addr;
23 u32 dest_addr;
24 u32 lli;
25 u32 control;
26 u32 config_ch;
27 u32 reserved[3];
28};
29
30/* DMA controller register structures */
31struct dma_reg {
32 u32 int_stat;
33 u32 int_tc_stat;
34 u32 int_tc_clear;
35 u32 int_err_stat;
36 u32 int_err_clear;
37 u32 raw_tc_stat;
38 u32 raw_err_stat;
39 u32 chan_enable;
40 u32 sw_burst_req;
41 u32 sw_single_req;
42 u32 sw_last_burst_req;
43 u32 sw_last_single_req;
44 u32 config;
45 u32 sync;
46 u32 reserved[50];
47 struct dmac_chan_reg dma_chan[8];
48};
49
50#define DMA_NO_OF_CHANNELS 8
51
52/* config register definitions */
53#define DMAC_CTRL_ENABLE (1 << 0) /* For enabling the DMA controller */
54
55static u32 alloc_ch;
56
57static struct dma_reg *dma = (struct dma_reg *)DMA_BASE;
58
59int lpc32xx_dma_get_channel(void)
60{
61 int i;
62
63 if (!alloc_ch) { /* First time caller */
64 /*
65 * DMA clock are enable by "lpc32xx_dma_init()" and should
66 * be call by board "board_early_init_f()" function.
67 */
68
69 /*
70 * Make sure DMA controller and all channels are disabled.
71 * Controller is in little-endian mode. Disable sync signals.
72 */
73 writel(0, &dma->config);
74 writel(0, &dma->sync);
75
76 /* Clear interrupt and error statuses */
77 writel(0xFF, &dma->int_tc_clear);
78 writel(0xFF, &dma->raw_tc_stat);
79 writel(0xFF, &dma->int_err_clear);
80 writel(0xFF, &dma->raw_err_stat);
81
82 /* Enable DMA controller */
83 writel(DMAC_CTRL_ENABLE, &dma->config);
84 }
85
86 i = ffz(alloc_ch);
87
88 /* Check if all the available channels are busy */
89 if (unlikely(i == DMA_NO_OF_CHANNELS))
90 return -1;
91 alloc_ch |= BIT_MASK(i);
92 return i;
93}
94
95int lpc32xx_dma_start_xfer(unsigned int channel,
96 const struct lpc32xx_dmac_ll *desc, u32 config)
97{
98 if (unlikely(((BIT_MASK(channel) & alloc_ch) == 0) ||
99 (channel >= DMA_NO_OF_CHANNELS))) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900100 pr_err("Request for xfer on unallocated channel %d", channel);
Sylvain Lemieux980db8c2015-08-10 08:16:31 -0400101 return -1;
102 }
103 writel(BIT_MASK(channel), &dma->int_tc_clear);
104 writel(BIT_MASK(channel), &dma->int_err_clear);
105 writel(desc->dma_src, &dma->dma_chan[channel].src_addr);
106 writel(desc->dma_dest, &dma->dma_chan[channel].dest_addr);
107 writel(desc->next_lli, &dma->dma_chan[channel].lli);
108 writel(desc->next_ctrl, &dma->dma_chan[channel].control);
109 writel(config, &dma->dma_chan[channel].config_ch);
110
111 return 0;
112}
113
114int lpc32xx_dma_wait_status(unsigned int channel)
115{
116 unsigned long start;
117 u32 reg;
118
119 /* Check if given channel is valid */
120 if (unlikely(channel >= DMA_NO_OF_CHANNELS)) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900121 pr_err("Request for status on unallocated channel %d", channel);
Sylvain Lemieux980db8c2015-08-10 08:16:31 -0400122 return -1;
123 }
124
125 start = get_timer(0);
126 while (1) {
127 reg = readl(&dma->raw_tc_stat);
128 reg |= readl(dma->raw_err_stat);
129 if (reg & BIT_MASK(channel))
130 break;
131
132 if (get_timer(start) > CONFIG_SYS_HZ) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900133 pr_err("DMA status timeout channel %d\n", channel);
Sylvain Lemieux980db8c2015-08-10 08:16:31 -0400134 return -ETIMEDOUT;
135 }
136 udelay(1);
137 }
138
139 if (unlikely(readl(&dma->raw_err_stat) & BIT_MASK(channel))) {
140 setbits_le32(&dma->int_err_clear, BIT_MASK(channel));
141 setbits_le32(&dma->raw_err_stat, BIT_MASK(channel));
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900142 pr_err("DMA error on channel %d\n", channel);
Sylvain Lemieux980db8c2015-08-10 08:16:31 -0400143 return -1;
144 }
145 setbits_le32(&dma->int_tc_clear, BIT_MASK(channel));
146 setbits_le32(&dma->raw_tc_stat, BIT_MASK(channel));
147 return 0;
148}