blob: 402a664876d53999894ed5f36a75b4afe48a1977 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Moritz Fischerfdec2d22015-12-28 09:47:11 -08002/*
3 * Copyright (C) 2015 Moritz Fischer <moritz.fischer@ettus.com>
4 * IP from Cadence (ID T-CS-PE-0007-100, Version R1p10f2)
5 *
6 * This file is based on: drivers/i2c/zynq_i2c.c,
7 * with added driver-model support and code cleanup.
Moritz Fischerfdec2d22015-12-28 09:47:11 -08008 */
9
10#include <common.h>
Simon Glass9d922452017-05-17 17:18:03 -060011#include <dm.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060012#include <log.h>
Simon Glassc05ed002020-05-10 11:40:11 -060013#include <linux/delay.h>
Moritz Fischerfdec2d22015-12-28 09:47:11 -080014#include <linux/types.h>
15#include <linux/io.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +090016#include <linux/errno.h>
Moritz Fischerfdec2d22015-12-28 09:47:11 -080017#include <dm/root.h>
18#include <i2c.h>
19#include <fdtdec.h>
20#include <mapmem.h>
Moritz Fischer08c11aa2017-01-16 09:50:46 -080021#include <wait_bit.h>
Tomasz Gorochowikf48ef0d2019-01-03 13:36:33 +010022#include <clk.h>
Moritz Fischerfdec2d22015-12-28 09:47:11 -080023
Moritz Fischerfdec2d22015-12-28 09:47:11 -080024/* i2c register set */
25struct cdns_i2c_regs {
26 u32 control;
27 u32 status;
28 u32 address;
29 u32 data;
30 u32 interrupt_status;
31 u32 transfer_size;
32 u32 slave_mon_pause;
33 u32 time_out;
34 u32 interrupt_mask;
35 u32 interrupt_enable;
36 u32 interrupt_disable;
37};
38
39/* Control register fields */
40#define CDNS_I2C_CONTROL_RW 0x00000001
41#define CDNS_I2C_CONTROL_MS 0x00000002
42#define CDNS_I2C_CONTROL_NEA 0x00000004
43#define CDNS_I2C_CONTROL_ACKEN 0x00000008
44#define CDNS_I2C_CONTROL_HOLD 0x00000010
45#define CDNS_I2C_CONTROL_SLVMON 0x00000020
46#define CDNS_I2C_CONTROL_CLR_FIFO 0x00000040
47#define CDNS_I2C_CONTROL_DIV_B_SHIFT 8
48#define CDNS_I2C_CONTROL_DIV_B_MASK 0x00003F00
49#define CDNS_I2C_CONTROL_DIV_A_SHIFT 14
50#define CDNS_I2C_CONTROL_DIV_A_MASK 0x0000C000
51
52/* Status register values */
53#define CDNS_I2C_STATUS_RXDV 0x00000020
54#define CDNS_I2C_STATUS_TXDV 0x00000040
55#define CDNS_I2C_STATUS_RXOVF 0x00000080
56#define CDNS_I2C_STATUS_BA 0x00000100
57
58/* Interrupt register fields */
59#define CDNS_I2C_INTERRUPT_COMP 0x00000001
60#define CDNS_I2C_INTERRUPT_DATA 0x00000002
61#define CDNS_I2C_INTERRUPT_NACK 0x00000004
62#define CDNS_I2C_INTERRUPT_TO 0x00000008
63#define CDNS_I2C_INTERRUPT_SLVRDY 0x00000010
64#define CDNS_I2C_INTERRUPT_RXOVF 0x00000020
65#define CDNS_I2C_INTERRUPT_TXOVF 0x00000040
66#define CDNS_I2C_INTERRUPT_RXUNF 0x00000080
67#define CDNS_I2C_INTERRUPT_ARBLOST 0x00000200
68
Siva Durga Prasad Paladugu006265d2019-03-07 11:52:48 +010069#define CDNS_I2C_INTERRUPTS_MASK (CDNS_I2C_INTERRUPT_COMP | \
70 CDNS_I2C_INTERRUPT_DATA | \
71 CDNS_I2C_INTERRUPT_NACK | \
72 CDNS_I2C_INTERRUPT_TO | \
73 CDNS_I2C_INTERRUPT_SLVRDY | \
74 CDNS_I2C_INTERRUPT_RXOVF | \
75 CDNS_I2C_INTERRUPT_TXOVF | \
76 CDNS_I2C_INTERRUPT_RXUNF | \
77 CDNS_I2C_INTERRUPT_ARBLOST)
78
Moritz Fischerfdec2d22015-12-28 09:47:11 -080079#define CDNS_I2C_FIFO_DEPTH 16
80#define CDNS_I2C_TRANSFER_SIZE_MAX 255 /* Controller transfer limit */
Moritz Fischer08c11aa2017-01-16 09:50:46 -080081#define CDNS_I2C_TRANSFER_SIZE (CDNS_I2C_TRANSFER_SIZE_MAX - 3)
82
Moritz Fischer5e429852017-01-16 09:50:44 -080083#define CDNS_I2C_BROKEN_HOLD_BIT BIT(0)
Moritz Fischerfdec2d22015-12-28 09:47:11 -080084
Siva Durga Prasad Paladugubc005122019-03-07 11:52:49 +010085#define CDNS_I2C_ARB_LOST_MAX_RETRIES 10
86
Moritz Fischerfdec2d22015-12-28 09:47:11 -080087#ifdef DEBUG
88static void cdns_i2c_debug_status(struct cdns_i2c_regs *cdns_i2c)
89{
90 int int_status;
91 int status;
92 int_status = readl(&cdns_i2c->interrupt_status);
93
94 status = readl(&cdns_i2c->status);
95 if (int_status || status) {
96 debug("Status: ");
97 if (int_status & CDNS_I2C_INTERRUPT_COMP)
98 debug("COMP ");
99 if (int_status & CDNS_I2C_INTERRUPT_DATA)
100 debug("DATA ");
101 if (int_status & CDNS_I2C_INTERRUPT_NACK)
102 debug("NACK ");
103 if (int_status & CDNS_I2C_INTERRUPT_TO)
104 debug("TO ");
105 if (int_status & CDNS_I2C_INTERRUPT_SLVRDY)
106 debug("SLVRDY ");
107 if (int_status & CDNS_I2C_INTERRUPT_RXOVF)
108 debug("RXOVF ");
109 if (int_status & CDNS_I2C_INTERRUPT_TXOVF)
110 debug("TXOVF ");
111 if (int_status & CDNS_I2C_INTERRUPT_RXUNF)
112 debug("RXUNF ");
113 if (int_status & CDNS_I2C_INTERRUPT_ARBLOST)
114 debug("ARBLOST ");
115 if (status & CDNS_I2C_STATUS_RXDV)
116 debug("RXDV ");
117 if (status & CDNS_I2C_STATUS_TXDV)
118 debug("TXDV ");
119 if (status & CDNS_I2C_STATUS_RXOVF)
120 debug("RXOVF ");
121 if (status & CDNS_I2C_STATUS_BA)
122 debug("BA ");
123 debug("TS%d ", readl(&cdns_i2c->transfer_size));
124 debug("\n");
125 }
126}
127#endif
128
129struct i2c_cdns_bus {
130 int id;
Michal Simekad72e762016-04-14 14:15:49 +0200131 unsigned int input_freq;
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800132 struct cdns_i2c_regs __iomem *regs; /* register base */
Moritz Fischer5e429852017-01-16 09:50:44 -0800133
134 int hold_flag;
135 u32 quirks;
136};
137
138struct cdns_i2c_platform_data {
139 u32 quirks;
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800140};
141
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800142/* Wait for an interrupt */
143static u32 cdns_i2c_wait(struct cdns_i2c_regs *cdns_i2c, u32 mask)
144{
145 int timeout, int_status;
146
147 for (timeout = 0; timeout < 100; timeout++) {
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800148 int_status = readl(&cdns_i2c->interrupt_status);
149 if (int_status & mask)
150 break;
Moritz Fischer0ec0c582017-01-16 09:50:45 -0800151 udelay(100);
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800152 }
153
154 /* Clear interrupt status flags */
155 writel(int_status & mask, &cdns_i2c->interrupt_status);
156
157 return int_status & mask;
158}
159
Michal Simekad72e762016-04-14 14:15:49 +0200160#define CDNS_I2C_DIVA_MAX 4
161#define CDNS_I2C_DIVB_MAX 64
162
163static int cdns_i2c_calc_divs(unsigned long *f, unsigned long input_clk,
164 unsigned int *a, unsigned int *b)
165{
166 unsigned long fscl = *f, best_fscl = *f, actual_fscl, temp;
167 unsigned int div_a, div_b, calc_div_a = 0, calc_div_b = 0;
168 unsigned int last_error, current_error;
169
170 /* calculate (divisor_a+1) x (divisor_b+1) */
171 temp = input_clk / (22 * fscl);
172
173 /*
174 * If the calculated value is negative or 0CDNS_I2C_DIVA_MAX,
175 * the fscl input is out of range. Return error.
176 */
177 if (!temp || (temp > (CDNS_I2C_DIVA_MAX * CDNS_I2C_DIVB_MAX)))
178 return -EINVAL;
179
180 last_error = -1;
181 for (div_a = 0; div_a < CDNS_I2C_DIVA_MAX; div_a++) {
182 div_b = DIV_ROUND_UP(input_clk, 22 * fscl * (div_a + 1));
183
184 if ((div_b < 1) || (div_b > CDNS_I2C_DIVB_MAX))
185 continue;
186 div_b--;
187
188 actual_fscl = input_clk / (22 * (div_a + 1) * (div_b + 1));
189
190 if (actual_fscl > fscl)
191 continue;
192
193 current_error = ((actual_fscl > fscl) ? (actual_fscl - fscl) :
194 (fscl - actual_fscl));
195
196 if (last_error > current_error) {
197 calc_div_a = div_a;
198 calc_div_b = div_b;
199 best_fscl = actual_fscl;
200 last_error = current_error;
201 }
202 }
203
204 *a = calc_div_a;
205 *b = calc_div_b;
206 *f = best_fscl;
207
208 return 0;
209}
210
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800211static int cdns_i2c_set_bus_speed(struct udevice *dev, unsigned int speed)
212{
Michal Simek6150be92016-04-14 14:15:48 +0200213 struct i2c_cdns_bus *bus = dev_get_priv(dev);
Michal Simekad72e762016-04-14 14:15:49 +0200214 u32 div_a = 0, div_b = 0;
215 unsigned long speed_p = speed;
216 int ret = 0;
Michal Simek6150be92016-04-14 14:15:48 +0200217
Simon Glassf3d46152020-01-23 11:48:22 -0700218 if (speed > I2C_SPEED_FAST_RATE) {
Michal Simekad72e762016-04-14 14:15:49 +0200219 debug("%s, failed to set clock speed to %u\n", __func__,
220 speed);
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800221 return -EINVAL;
222 }
223
Michal Simekad72e762016-04-14 14:15:49 +0200224 ret = cdns_i2c_calc_divs(&speed_p, bus->input_freq, &div_a, &div_b);
225 if (ret)
226 return ret;
227
228 debug("%s: div_a: %d, div_b: %d, input freq: %d, speed: %d/%ld\n",
229 __func__, div_a, div_b, bus->input_freq, speed, speed_p);
230
231 writel((div_b << CDNS_I2C_CONTROL_DIV_B_SHIFT) |
232 (div_a << CDNS_I2C_CONTROL_DIV_A_SHIFT), &bus->regs->control);
Michal Simek6150be92016-04-14 14:15:48 +0200233
234 /* Enable master mode, ack, and 7-bit addressing */
235 setbits_le32(&bus->regs->control, CDNS_I2C_CONTROL_MS |
236 CDNS_I2C_CONTROL_ACKEN | CDNS_I2C_CONTROL_NEA);
237
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800238 return 0;
239}
240
Siva Durga Prasad Paladugubc005122019-03-07 11:52:49 +0100241static inline u32 is_arbitration_lost(struct cdns_i2c_regs *regs)
242{
243 return (readl(&regs->interrupt_status) & CDNS_I2C_INTERRUPT_ARBLOST);
244}
245
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800246static int cdns_i2c_write_data(struct i2c_cdns_bus *i2c_bus, u32 addr, u8 *data,
Moritz Fischer5e429852017-01-16 09:50:44 -0800247 u32 len)
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800248{
249 u8 *cur_data = data;
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800250 struct cdns_i2c_regs *regs = i2c_bus->regs;
Siva Durga Prasad Paladugubc005122019-03-07 11:52:49 +0100251 u32 ret;
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800252
Moritz Fischer08c11aa2017-01-16 09:50:46 -0800253 /* Set the controller in Master transmit mode and clear FIFO */
Moritz Fischer5e429852017-01-16 09:50:44 -0800254 setbits_le32(&regs->control, CDNS_I2C_CONTROL_CLR_FIFO);
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800255 clrbits_le32(&regs->control, CDNS_I2C_CONTROL_RW);
256
Moritz Fischer08c11aa2017-01-16 09:50:46 -0800257 /* Check message size against FIFO depth, and set hold bus bit
258 * if it is greater than FIFO depth
259 */
260 if (len > CDNS_I2C_FIFO_DEPTH)
261 setbits_le32(&regs->control, CDNS_I2C_CONTROL_HOLD);
262
263 /* Clear the interrupts in status register */
Siva Durga Prasad Paladugu006265d2019-03-07 11:52:48 +0100264 writel(CDNS_I2C_INTERRUPTS_MASK, &regs->interrupt_status);
Moritz Fischer08c11aa2017-01-16 09:50:46 -0800265
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800266 writel(addr, &regs->address);
267
Siva Durga Prasad Paladugubc005122019-03-07 11:52:49 +0100268 while (len-- && !is_arbitration_lost(regs)) {
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800269 writel(*(cur_data++), &regs->data);
Michael Auchter31041622019-12-09 18:16:16 +0000270 if (len && readl(&regs->transfer_size) == CDNS_I2C_FIFO_DEPTH) {
Siva Durga Prasad Paladugubc005122019-03-07 11:52:49 +0100271 ret = cdns_i2c_wait(regs, CDNS_I2C_INTERRUPT_COMP |
272 CDNS_I2C_INTERRUPT_ARBLOST);
273 if (ret & CDNS_I2C_INTERRUPT_ARBLOST)
274 return -EAGAIN;
275 if (ret & CDNS_I2C_INTERRUPT_COMP)
276 continue;
277 /* Release the bus */
278 clrbits_le32(&regs->control,
279 CDNS_I2C_CONTROL_HOLD);
280 return -ETIMEDOUT;
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800281 }
282 }
283
Siva Durga Prasad Paladugubc005122019-03-07 11:52:49 +0100284 if (len && is_arbitration_lost(regs))
285 return -EAGAIN;
286
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800287 /* All done... release the bus */
Moritz Fischer5e429852017-01-16 09:50:44 -0800288 if (!i2c_bus->hold_flag)
289 clrbits_le32(&regs->control, CDNS_I2C_CONTROL_HOLD);
290
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800291 /* Wait for the address and data to be sent */
Siva Durga Prasad Paladugubc005122019-03-07 11:52:49 +0100292 ret = cdns_i2c_wait(regs, CDNS_I2C_INTERRUPT_COMP |
293 CDNS_I2C_INTERRUPT_ARBLOST);
294 if (!(ret & (CDNS_I2C_INTERRUPT_ARBLOST |
295 CDNS_I2C_INTERRUPT_COMP)))
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800296 return -ETIMEDOUT;
Siva Durga Prasad Paladugubc005122019-03-07 11:52:49 +0100297 if (ret & CDNS_I2C_INTERRUPT_ARBLOST)
298 return -EAGAIN;
299
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800300 return 0;
301}
302
Moritz Fischer08c11aa2017-01-16 09:50:46 -0800303static inline bool cdns_is_hold_quirk(int hold_quirk, int curr_recv_count)
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800304{
Moritz Fischer08c11aa2017-01-16 09:50:46 -0800305 return hold_quirk && (curr_recv_count == CDNS_I2C_FIFO_DEPTH + 1);
306}
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800307
Moritz Fischer08c11aa2017-01-16 09:50:46 -0800308static int cdns_i2c_read_data(struct i2c_cdns_bus *i2c_bus, u32 addr, u8 *data,
309 u32 recv_count)
310{
311 u8 *cur_data = data;
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800312 struct cdns_i2c_regs *regs = i2c_bus->regs;
Siva Durga Prasad Paladugu9d59d6f2019-03-14 09:18:37 +0100313 u32 curr_recv_count;
Moritz Fischer08c11aa2017-01-16 09:50:46 -0800314 int updatetx, hold_quirk;
Siva Durga Prasad Paladugubc005122019-03-07 11:52:49 +0100315 u32 ret;
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800316
Moritz Fischer08c11aa2017-01-16 09:50:46 -0800317 curr_recv_count = recv_count;
318
319 /* Check for the message size against the FIFO depth */
320 if (recv_count > CDNS_I2C_FIFO_DEPTH)
321 setbits_le32(&regs->control, CDNS_I2C_CONTROL_HOLD);
322
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800323 setbits_le32(&regs->control, CDNS_I2C_CONTROL_CLR_FIFO |
324 CDNS_I2C_CONTROL_RW);
325
Moritz Fischer08c11aa2017-01-16 09:50:46 -0800326 if (recv_count > CDNS_I2C_TRANSFER_SIZE) {
327 curr_recv_count = CDNS_I2C_TRANSFER_SIZE;
328 writel(curr_recv_count, &regs->transfer_size);
329 } else {
330 writel(recv_count, &regs->transfer_size);
331 }
332
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800333 /* Start reading data */
334 writel(addr, &regs->address);
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800335
Moritz Fischer08c11aa2017-01-16 09:50:46 -0800336 updatetx = recv_count > curr_recv_count;
337
338 hold_quirk = (i2c_bus->quirks & CDNS_I2C_BROKEN_HOLD_BIT) && updatetx;
339
Siva Durga Prasad Paladugubc005122019-03-07 11:52:49 +0100340 while (recv_count && !is_arbitration_lost(regs)) {
Moritz Fischer08c11aa2017-01-16 09:50:46 -0800341 while (readl(&regs->status) & CDNS_I2C_STATUS_RXDV) {
342 if (recv_count < CDNS_I2C_FIFO_DEPTH &&
343 !i2c_bus->hold_flag) {
344 clrbits_le32(&regs->control,
345 CDNS_I2C_CONTROL_HOLD);
346 }
347 *(cur_data)++ = readl(&regs->data);
348 recv_count--;
349 curr_recv_count--;
350
351 if (cdns_is_hold_quirk(hold_quirk, curr_recv_count))
352 break;
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800353 }
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800354
Moritz Fischer08c11aa2017-01-16 09:50:46 -0800355 if (cdns_is_hold_quirk(hold_quirk, curr_recv_count)) {
356 /* wait while fifo is full */
357 while (readl(&regs->transfer_size) !=
358 (curr_recv_count - CDNS_I2C_FIFO_DEPTH))
359 ;
360 /*
361 * Check number of bytes to be received against maximum
362 * transfer size and update register accordingly.
363 */
364 if ((recv_count - CDNS_I2C_FIFO_DEPTH) >
365 CDNS_I2C_TRANSFER_SIZE) {
366 writel(CDNS_I2C_TRANSFER_SIZE,
367 &regs->transfer_size);
368 curr_recv_count = CDNS_I2C_TRANSFER_SIZE +
369 CDNS_I2C_FIFO_DEPTH;
370 } else {
371 writel(recv_count - CDNS_I2C_FIFO_DEPTH,
372 &regs->transfer_size);
373 curr_recv_count = recv_count;
374 }
375 } else if (recv_count && !hold_quirk && !curr_recv_count) {
376 writel(addr, &regs->address);
377 if (recv_count > CDNS_I2C_TRANSFER_SIZE) {
378 writel(CDNS_I2C_TRANSFER_SIZE,
379 &regs->transfer_size);
380 curr_recv_count = CDNS_I2C_TRANSFER_SIZE;
381 } else {
382 writel(recv_count, &regs->transfer_size);
383 curr_recv_count = recv_count;
384 }
385 }
386 }
387
388 /* Wait for the address and data to be sent */
Siva Durga Prasad Paladugubc005122019-03-07 11:52:49 +0100389 ret = cdns_i2c_wait(regs, CDNS_I2C_INTERRUPT_COMP |
390 CDNS_I2C_INTERRUPT_ARBLOST);
391 if (!(ret & (CDNS_I2C_INTERRUPT_ARBLOST |
392 CDNS_I2C_INTERRUPT_COMP)))
Moritz Fischer08c11aa2017-01-16 09:50:46 -0800393 return -ETIMEDOUT;
Siva Durga Prasad Paladugubc005122019-03-07 11:52:49 +0100394 if (ret & CDNS_I2C_INTERRUPT_ARBLOST)
395 return -EAGAIN;
Moritz Fischer08c11aa2017-01-16 09:50:46 -0800396
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800397 return 0;
398}
399
400static int cdns_i2c_xfer(struct udevice *dev, struct i2c_msg *msg,
401 int nmsgs)
402{
403 struct i2c_cdns_bus *i2c_bus = dev_get_priv(dev);
Siva Durga Prasad Paladugubc005122019-03-07 11:52:49 +0100404 int ret = 0;
405 int count;
Moritz Fischer5e429852017-01-16 09:50:44 -0800406 bool hold_quirk;
Siva Durga Prasad Paladugubc005122019-03-07 11:52:49 +0100407 struct i2c_msg *message = msg;
408 int num_msgs = nmsgs;
Moritz Fischer5e429852017-01-16 09:50:44 -0800409
410 hold_quirk = !!(i2c_bus->quirks & CDNS_I2C_BROKEN_HOLD_BIT);
411
412 if (nmsgs > 1) {
413 /*
414 * This controller does not give completion interrupt after a
415 * master receive message if HOLD bit is set (repeated start),
416 * resulting in SW timeout. Hence, if a receive message is
417 * followed by any other message, an error is returned
418 * indicating that this sequence is not supported.
419 */
420 for (count = 0; (count < nmsgs - 1) && hold_quirk; count++) {
421 if (msg[count].flags & I2C_M_RD) {
422 printf("Can't do repeated start after a receive message\n");
423 return -EOPNOTSUPP;
424 }
425 }
426
427 i2c_bus->hold_flag = 1;
428 setbits_le32(&i2c_bus->regs->control, CDNS_I2C_CONTROL_HOLD);
429 } else {
430 i2c_bus->hold_flag = 0;
431 }
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800432
433 debug("i2c_xfer: %d messages\n", nmsgs);
Siva Durga Prasad Paladugubc005122019-03-07 11:52:49 +0100434 for (u8 retry = 0; retry < CDNS_I2C_ARB_LOST_MAX_RETRIES &&
435 nmsgs > 0; nmsgs--, msg++) {
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800436 debug("i2c_xfer: chip=0x%x, len=0x%x\n", msg->addr, msg->len);
437 if (msg->flags & I2C_M_RD) {
438 ret = cdns_i2c_read_data(i2c_bus, msg->addr, msg->buf,
439 msg->len);
440 } else {
441 ret = cdns_i2c_write_data(i2c_bus, msg->addr, msg->buf,
Moritz Fischer5e429852017-01-16 09:50:44 -0800442 msg->len);
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800443 }
Siva Durga Prasad Paladugubc005122019-03-07 11:52:49 +0100444 if (ret == -EAGAIN) {
445 msg = message;
446 nmsgs = num_msgs;
447 retry++;
448 printf("%s,arbitration lost, retrying:%d\n", __func__,
449 retry);
450 continue;
451 }
452
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800453 if (ret) {
454 debug("i2c_write: error sending\n");
455 return -EREMOTEIO;
456 }
457 }
458
Siva Durga Prasad Paladugubc005122019-03-07 11:52:49 +0100459 return ret;
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800460}
461
Michal Simeka13767b2016-04-14 14:15:47 +0200462static int cdns_i2c_ofdata_to_platdata(struct udevice *dev)
463{
464 struct i2c_cdns_bus *i2c_bus = dev_get_priv(dev);
Moritz Fischer5e429852017-01-16 09:50:44 -0800465 struct cdns_i2c_platform_data *pdata =
466 (struct cdns_i2c_platform_data *)dev_get_driver_data(dev);
Tomasz Gorochowikf48ef0d2019-01-03 13:36:33 +0100467 struct clk clk;
468 int ret;
Michal Simeka13767b2016-04-14 14:15:47 +0200469
Michal Simek84de0f92019-01-18 10:43:39 +0100470 i2c_bus->regs = (struct cdns_i2c_regs *)dev_read_addr(dev);
Michal Simeka13767b2016-04-14 14:15:47 +0200471 if (!i2c_bus->regs)
472 return -ENOMEM;
473
Moritz Fischer5e429852017-01-16 09:50:44 -0800474 if (pdata)
475 i2c_bus->quirks = pdata->quirks;
476
Tomasz Gorochowikf48ef0d2019-01-03 13:36:33 +0100477 ret = clk_get_by_index(dev, 0, &clk);
478 if (ret)
479 return ret;
480
481 i2c_bus->input_freq = clk_get_rate(&clk);
Michal Simekad72e762016-04-14 14:15:49 +0200482
Michal Simeka13767b2016-04-14 14:15:47 +0200483 return 0;
484}
485
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800486static const struct dm_i2c_ops cdns_i2c_ops = {
487 .xfer = cdns_i2c_xfer,
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800488 .set_bus_speed = cdns_i2c_set_bus_speed,
489};
490
Moritz Fischer5e429852017-01-16 09:50:44 -0800491static const struct cdns_i2c_platform_data r1p10_i2c_def = {
492 .quirks = CDNS_I2C_BROKEN_HOLD_BIT,
493};
494
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800495static const struct udevice_id cdns_i2c_of_match[] = {
Moritz Fischer5e429852017-01-16 09:50:44 -0800496 { .compatible = "cdns,i2c-r1p10", .data = (ulong)&r1p10_i2c_def },
Moritz Fischer50994ab2016-12-22 09:36:10 -0800497 { .compatible = "cdns,i2c-r1p14" },
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800498 { /* end of table */ }
499};
500
501U_BOOT_DRIVER(cdns_i2c) = {
502 .name = "i2c-cdns",
503 .id = UCLASS_I2C,
504 .of_match = cdns_i2c_of_match,
Michal Simeka13767b2016-04-14 14:15:47 +0200505 .ofdata_to_platdata = cdns_i2c_ofdata_to_platdata,
Moritz Fischerfdec2d22015-12-28 09:47:11 -0800506 .priv_auto_alloc_size = sizeof(struct i2c_cdns_bus),
507 .ops = &cdns_i2c_ops,
508};