blob: 95ea6eb27a648ac8912373e6b8452f8a1056c7aa [file] [log] [blame]
Vignesh R7aeedac2019-02-05 11:29:17 +05301// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright (C) 2014 Freescale Semiconductor, Inc.
4 * Synced from Linux v4.19
5 */
6
7#ifndef __LINUX_MTD_SPI_NOR_H
8#define __LINUX_MTD_SPI_NOR_H
9
10#include <linux/bitops.h>
11#include <linux/mtd/cfi.h>
12#include <linux/mtd/mtd.h>
13
14/*
15 * Manufacturer IDs
16 *
17 * The first byte returned from the flash after sending opcode SPINOR_OP_RDID.
18 * Sometimes these are the same as CFI IDs, but sometimes they aren't.
19 */
20#define SNOR_MFR_ATMEL CFI_MFR_ATMEL
21#define SNOR_MFR_GIGADEVICE 0xc8
22#define SNOR_MFR_INTEL CFI_MFR_INTEL
23#define SNOR_MFR_ST CFI_MFR_ST /* ST Micro <--> Micron */
24#define SNOR_MFR_MICRON CFI_MFR_MICRON /* ST Micro <--> Micron */
Jagan Teki5bf3f3d2020-04-20 15:36:06 +053025#define SNOR_MFR_ISSI CFI_MFR_PMC
Vignesh R7aeedac2019-02-05 11:29:17 +053026#define SNOR_MFR_MACRONIX CFI_MFR_MACRONIX
27#define SNOR_MFR_SPANSION CFI_MFR_AMD
28#define SNOR_MFR_SST CFI_MFR_SST
29#define SNOR_MFR_WINBOND 0xef /* Also used by some Spansion */
Takahiro Kuwanoc32bfe02021-06-29 15:00:56 +090030#define SNOR_MFR_CYPRESS 0x34
Vignesh R7aeedac2019-02-05 11:29:17 +053031
32/*
33 * Note on opcode nomenclature: some opcodes have a format like
34 * SPINOR_OP_FUNCTION{4,}_x_y_z. The numbers x, y, and z stand for the number
35 * of I/O lines used for the opcode, address, and data (respectively). The
36 * FUNCTION has an optional suffix of '4', to represent an opcode which
37 * requires a 4-byte (32-bit) address.
38 */
39
40/* Flash opcodes. */
41#define SPINOR_OP_WREN 0x06 /* Write enable */
42#define SPINOR_OP_RDSR 0x05 /* Read status register */
43#define SPINOR_OP_WRSR 0x01 /* Write status register 1 byte */
44#define SPINOR_OP_RDSR2 0x3f /* Read status register 2 */
45#define SPINOR_OP_WRSR2 0x3e /* Write status register 2 */
46#define SPINOR_OP_READ 0x03 /* Read data bytes (low frequency) */
47#define SPINOR_OP_READ_FAST 0x0b /* Read data bytes (high frequency) */
48#define SPINOR_OP_READ_1_1_2 0x3b /* Read data bytes (Dual Output SPI) */
49#define SPINOR_OP_READ_1_2_2 0xbb /* Read data bytes (Dual I/O SPI) */
50#define SPINOR_OP_READ_1_1_4 0x6b /* Read data bytes (Quad Output SPI) */
51#define SPINOR_OP_READ_1_4_4 0xeb /* Read data bytes (Quad I/O SPI) */
Bin Meng6770c962021-01-06 20:58:54 +080052#define SPINOR_OP_READ_1_1_8 0x8b /* Read data bytes (Octal Output SPI) */
53#define SPINOR_OP_READ_1_8_8 0xcb /* Read data bytes (Octal I/O SPI) */
Vignesh R7aeedac2019-02-05 11:29:17 +053054#define SPINOR_OP_PP 0x02 /* Page program (up to 256 bytes) */
55#define SPINOR_OP_PP_1_1_4 0x32 /* Quad page program */
56#define SPINOR_OP_PP_1_4_4 0x38 /* Quad page program */
Bin Meng6770c962021-01-06 20:58:54 +080057#define SPINOR_OP_PP_1_1_8 0x82 /* Octal page program */
58#define SPINOR_OP_PP_1_8_8 0xc2 /* Octal page program */
Vignesh R7aeedac2019-02-05 11:29:17 +053059#define SPINOR_OP_BE_4K 0x20 /* Erase 4KiB block */
60#define SPINOR_OP_BE_4K_PMC 0xd7 /* Erase 4KiB block on PMC chips */
61#define SPINOR_OP_BE_32K 0x52 /* Erase 32KiB block */
62#define SPINOR_OP_CHIP_ERASE 0xc7 /* Erase whole flash chip */
63#define SPINOR_OP_SE 0xd8 /* Sector erase (usually 64KiB) */
64#define SPINOR_OP_RDID 0x9f /* Read JEDEC ID */
65#define SPINOR_OP_RDSFDP 0x5a /* Read SFDP */
66#define SPINOR_OP_RDCR 0x35 /* Read configuration register */
67#define SPINOR_OP_RDFSR 0x70 /* Read flag status register */
68#define SPINOR_OP_CLFSR 0x50 /* Clear flag status register */
69#define SPINOR_OP_RDEAR 0xc8 /* Read Extended Address Register */
70#define SPINOR_OP_WREAR 0xc5 /* Write Extended Address Register */
Pratyush Yadav575caf42021-06-26 00:47:24 +053071#define SPINOR_OP_SRSTEN 0x66 /* Software Reset Enable */
72#define SPINOR_OP_SRST 0x99 /* Software Reset */
Vignesh R7aeedac2019-02-05 11:29:17 +053073
74/* 4-byte address opcodes - used on Spansion and some Macronix flashes. */
75#define SPINOR_OP_READ_4B 0x13 /* Read data bytes (low frequency) */
76#define SPINOR_OP_READ_FAST_4B 0x0c /* Read data bytes (high frequency) */
77#define SPINOR_OP_READ_1_1_2_4B 0x3c /* Read data bytes (Dual Output SPI) */
78#define SPINOR_OP_READ_1_2_2_4B 0xbc /* Read data bytes (Dual I/O SPI) */
79#define SPINOR_OP_READ_1_1_4_4B 0x6c /* Read data bytes (Quad Output SPI) */
80#define SPINOR_OP_READ_1_4_4_4B 0xec /* Read data bytes (Quad I/O SPI) */
Bin Meng6770c962021-01-06 20:58:54 +080081#define SPINOR_OP_READ_1_1_8_4B 0x7c /* Read data bytes (Octal Output SPI) */
82#define SPINOR_OP_READ_1_8_8_4B 0xcc /* Read data bytes (Octal I/O SPI) */
Vignesh R7aeedac2019-02-05 11:29:17 +053083#define SPINOR_OP_PP_4B 0x12 /* Page program (up to 256 bytes) */
84#define SPINOR_OP_PP_1_1_4_4B 0x34 /* Quad page program */
85#define SPINOR_OP_PP_1_4_4_4B 0x3e /* Quad page program */
Bin Meng6770c962021-01-06 20:58:54 +080086#define SPINOR_OP_PP_1_1_8_4B 0x84 /* Octal page program */
87#define SPINOR_OP_PP_1_8_8_4B 0x8e /* Octal page program */
Vignesh R7aeedac2019-02-05 11:29:17 +053088#define SPINOR_OP_BE_4K_4B 0x21 /* Erase 4KiB block */
89#define SPINOR_OP_BE_32K_4B 0x5c /* Erase 32KiB block */
90#define SPINOR_OP_SE_4B 0xdc /* Sector erase (usually 64KiB) */
91
92/* Double Transfer Rate opcodes - defined in JEDEC JESD216B. */
93#define SPINOR_OP_READ_1_1_1_DTR 0x0d
94#define SPINOR_OP_READ_1_2_2_DTR 0xbd
95#define SPINOR_OP_READ_1_4_4_DTR 0xed
96
97#define SPINOR_OP_READ_1_1_1_DTR_4B 0x0e
98#define SPINOR_OP_READ_1_2_2_DTR_4B 0xbe
99#define SPINOR_OP_READ_1_4_4_DTR_4B 0xee
100
101/* Used for SST flashes only. */
102#define SPINOR_OP_BP 0x02 /* Byte program */
103#define SPINOR_OP_WRDI 0x04 /* Write disable */
104#define SPINOR_OP_AAI_WP 0xad /* Auto address increment word program */
105
Eugeniy Paltseve0cacdc2019-09-09 22:33:14 +0300106/* Used for SST26* flashes only. */
107#define SPINOR_OP_READ_BPR 0x72 /* Read block protection register */
108#define SPINOR_OP_WRITE_BPR 0x42 /* Write block protection register */
109
Vignesh R7aeedac2019-02-05 11:29:17 +0530110/* Used for S3AN flashes only */
111#define SPINOR_OP_XSE 0x50 /* Sector erase */
112#define SPINOR_OP_XPP 0x82 /* Page program */
113#define SPINOR_OP_XRDSR 0xd7 /* Read status register */
114
115#define XSR_PAGESIZE BIT(0) /* Page size in Po2 or Linear */
116#define XSR_RDY BIT(7) /* Ready */
117
118/* Used for Macronix and Winbond flashes. */
119#define SPINOR_OP_EN4B 0xb7 /* Enter 4-byte mode */
120#define SPINOR_OP_EX4B 0xe9 /* Exit 4-byte mode */
121
122/* Used for Spansion flashes only. */
123#define SPINOR_OP_BRWR 0x17 /* Bank register write */
Vignesh R8c927802019-02-05 11:29:21 +0530124#define SPINOR_OP_BRRD 0x16 /* Bank register read */
Vignesh R7aeedac2019-02-05 11:29:17 +0530125#define SPINOR_OP_CLSR 0x30 /* Clear status register 1 */
126
127/* Used for Micron flashes only. */
Bin Meng6770c962021-01-06 20:58:54 +0800128#define SPINOR_OP_RD_EVCR 0x65 /* Read EVCR register */
129#define SPINOR_OP_WD_EVCR 0x61 /* Write EVCR register */
Pratyush Yadavf6adec12021-06-26 00:47:29 +0530130#define SPINOR_OP_MT_DTR_RD 0xfd /* Fast Read opcode in DTR mode */
131#define SPINOR_OP_MT_RD_ANY_REG 0x85 /* Read volatile register */
132#define SPINOR_OP_MT_WR_ANY_REG 0x81 /* Write volatile register */
133#define SPINOR_REG_MT_CFR0V 0x00 /* For setting octal DTR mode */
134#define SPINOR_REG_MT_CFR1V 0x01 /* For setting dummy cycles */
135#define SPINOR_MT_OCT_DTR 0xe7 /* Enable Octal DTR with DQS. */
Vignesh R7aeedac2019-02-05 11:29:17 +0530136
137/* Status Register bits. */
138#define SR_WIP BIT(0) /* Write in progress */
139#define SR_WEL BIT(1) /* Write enable latch */
140/* meaning of other SR_* bits may differ between vendors */
141#define SR_BP0 BIT(2) /* Block protect 0 */
142#define SR_BP1 BIT(3) /* Block protect 1 */
143#define SR_BP2 BIT(4) /* Block protect 2 */
144#define SR_TB BIT(5) /* Top/Bottom protect */
145#define SR_SRWD BIT(7) /* SR write protect */
146/* Spansion/Cypress specific status bits */
147#define SR_E_ERR BIT(5)
148#define SR_P_ERR BIT(6)
149
150#define SR_QUAD_EN_MX BIT(6) /* Macronix Quad I/O */
151
152/* Enhanced Volatile Configuration Register bits */
153#define EVCR_QUAD_EN_MICRON BIT(7) /* Micron Quad I/O */
154
155/* Flag Status Register bits */
156#define FSR_READY BIT(7) /* Device status, 0 = Busy, 1 = Ready */
157#define FSR_E_ERR BIT(5) /* Erase operation status */
158#define FSR_P_ERR BIT(4) /* Program operation status */
159#define FSR_PT_ERR BIT(1) /* Protection error bit */
160
161/* Configuration Register bits. */
162#define CR_QUAD_EN_SPAN BIT(1) /* Spansion Quad I/O */
163
164/* Status Register 2 bits. */
165#define SR2_QUAD_EN_BIT7 BIT(7)
166
Pratyush Yadavea9a22f2021-06-26 00:47:28 +0530167/* For Cypress flash. */
168#define SPINOR_OP_RD_ANY_REG 0x65 /* Read any register */
169#define SPINOR_OP_WR_ANY_REG 0x71 /* Write any register */
170#define SPINOR_OP_S28_SE_4K 0x21
171#define SPINOR_REG_CYPRESS_CFR2V 0x00800003
172#define SPINOR_REG_CYPRESS_CFR2V_MEMLAT_11_24 0xb
173#define SPINOR_REG_CYPRESS_CFR3V 0x00800004
174#define SPINOR_REG_CYPRESS_CFR3V_PGSZ BIT(4) /* Page size. */
175#define SPINOR_REG_CYPRESS_CFR3V_UNISECT BIT(3) /* Uniform sector mode */
176#define SPINOR_REG_CYPRESS_CFR5V 0x00800006
177#define SPINOR_REG_CYPRESS_CFR5V_OCT_DTR_EN 0x3
178#define SPINOR_OP_CYPRESS_RD_FAST 0xee
179
Vignesh R7aeedac2019-02-05 11:29:17 +0530180/* Supported SPI protocols */
181#define SNOR_PROTO_INST_MASK GENMASK(23, 16)
182#define SNOR_PROTO_INST_SHIFT 16
183#define SNOR_PROTO_INST(_nbits) \
184 ((((unsigned long)(_nbits)) << SNOR_PROTO_INST_SHIFT) & \
185 SNOR_PROTO_INST_MASK)
186
187#define SNOR_PROTO_ADDR_MASK GENMASK(15, 8)
188#define SNOR_PROTO_ADDR_SHIFT 8
189#define SNOR_PROTO_ADDR(_nbits) \
190 ((((unsigned long)(_nbits)) << SNOR_PROTO_ADDR_SHIFT) & \
191 SNOR_PROTO_ADDR_MASK)
192
193#define SNOR_PROTO_DATA_MASK GENMASK(7, 0)
194#define SNOR_PROTO_DATA_SHIFT 0
195#define SNOR_PROTO_DATA(_nbits) \
196 ((((unsigned long)(_nbits)) << SNOR_PROTO_DATA_SHIFT) & \
197 SNOR_PROTO_DATA_MASK)
198
199#define SNOR_PROTO_IS_DTR BIT(24) /* Double Transfer Rate */
200
201#define SNOR_PROTO_STR(_inst_nbits, _addr_nbits, _data_nbits) \
202 (SNOR_PROTO_INST(_inst_nbits) | \
203 SNOR_PROTO_ADDR(_addr_nbits) | \
204 SNOR_PROTO_DATA(_data_nbits))
205#define SNOR_PROTO_DTR(_inst_nbits, _addr_nbits, _data_nbits) \
206 (SNOR_PROTO_IS_DTR | \
207 SNOR_PROTO_STR(_inst_nbits, _addr_nbits, _data_nbits))
208
209enum spi_nor_protocol {
210 SNOR_PROTO_1_1_1 = SNOR_PROTO_STR(1, 1, 1),
211 SNOR_PROTO_1_1_2 = SNOR_PROTO_STR(1, 1, 2),
212 SNOR_PROTO_1_1_4 = SNOR_PROTO_STR(1, 1, 4),
213 SNOR_PROTO_1_1_8 = SNOR_PROTO_STR(1, 1, 8),
214 SNOR_PROTO_1_2_2 = SNOR_PROTO_STR(1, 2, 2),
215 SNOR_PROTO_1_4_4 = SNOR_PROTO_STR(1, 4, 4),
216 SNOR_PROTO_1_8_8 = SNOR_PROTO_STR(1, 8, 8),
217 SNOR_PROTO_2_2_2 = SNOR_PROTO_STR(2, 2, 2),
218 SNOR_PROTO_4_4_4 = SNOR_PROTO_STR(4, 4, 4),
219 SNOR_PROTO_8_8_8 = SNOR_PROTO_STR(8, 8, 8),
220
221 SNOR_PROTO_1_1_1_DTR = SNOR_PROTO_DTR(1, 1, 1),
222 SNOR_PROTO_1_2_2_DTR = SNOR_PROTO_DTR(1, 2, 2),
223 SNOR_PROTO_1_4_4_DTR = SNOR_PROTO_DTR(1, 4, 4),
224 SNOR_PROTO_1_8_8_DTR = SNOR_PROTO_DTR(1, 8, 8),
Pratyush Yadav95954f52021-06-26 00:47:16 +0530225 SNOR_PROTO_8_8_8_DTR = SNOR_PROTO_DTR(8, 8, 8),
Vignesh R7aeedac2019-02-05 11:29:17 +0530226};
227
228static inline bool spi_nor_protocol_is_dtr(enum spi_nor_protocol proto)
229{
230 return !!(proto & SNOR_PROTO_IS_DTR);
231}
232
233static inline u8 spi_nor_get_protocol_inst_nbits(enum spi_nor_protocol proto)
234{
235 return ((unsigned long)(proto & SNOR_PROTO_INST_MASK)) >>
236 SNOR_PROTO_INST_SHIFT;
237}
238
239static inline u8 spi_nor_get_protocol_addr_nbits(enum spi_nor_protocol proto)
240{
241 return ((unsigned long)(proto & SNOR_PROTO_ADDR_MASK)) >>
242 SNOR_PROTO_ADDR_SHIFT;
243}
244
245static inline u8 spi_nor_get_protocol_data_nbits(enum spi_nor_protocol proto)
246{
247 return ((unsigned long)(proto & SNOR_PROTO_DATA_MASK)) >>
248 SNOR_PROTO_DATA_SHIFT;
249}
250
251static inline u8 spi_nor_get_protocol_width(enum spi_nor_protocol proto)
252{
253 return spi_nor_get_protocol_data_nbits(proto);
254}
255
256#define SPI_NOR_MAX_CMD_SIZE 8
257enum spi_nor_ops {
258 SPI_NOR_OPS_READ = 0,
259 SPI_NOR_OPS_WRITE,
260 SPI_NOR_OPS_ERASE,
261 SPI_NOR_OPS_LOCK,
262 SPI_NOR_OPS_UNLOCK,
263};
264
265enum spi_nor_option_flags {
266 SNOR_F_USE_FSR = BIT(0),
267 SNOR_F_HAS_SR_TB = BIT(1),
268 SNOR_F_NO_OP_CHIP_ERASE = BIT(2),
269 SNOR_F_S3AN_ADDR_DEFAULT = BIT(3),
270 SNOR_F_READY_XSR_RDY = BIT(4),
271 SNOR_F_USE_CLSR = BIT(5),
272 SNOR_F_BROKEN_RESET = BIT(6),
Pratyush Yadava1122a32021-06-26 00:47:23 +0530273 SNOR_F_SOFT_RESET = BIT(7),
Vignesh R7aeedac2019-02-05 11:29:17 +0530274};
275
Pratyush Yadav18b0de02021-06-26 00:47:11 +0530276struct spi_nor;
277
278/**
279 * struct spi_nor_hwcaps - Structure for describing the hardware capabilies
280 * supported by the SPI controller (bus master).
281 * @mask: the bitmask listing all the supported hw capabilies
282 */
283struct spi_nor_hwcaps {
284 u32 mask;
285};
286
287/*
288 *(Fast) Read capabilities.
289 * MUST be ordered by priority: the higher bit position, the higher priority.
290 * As a matter of performances, it is relevant to use Octo SPI protocols first,
291 * then Quad SPI protocols before Dual SPI protocols, Fast Read and lastly
292 * (Slow) Read.
293 */
Pratyush Yadav95954f52021-06-26 00:47:16 +0530294#define SNOR_HWCAPS_READ_MASK GENMASK(15, 0)
Pratyush Yadav18b0de02021-06-26 00:47:11 +0530295#define SNOR_HWCAPS_READ BIT(0)
296#define SNOR_HWCAPS_READ_FAST BIT(1)
297#define SNOR_HWCAPS_READ_1_1_1_DTR BIT(2)
298
299#define SNOR_HWCAPS_READ_DUAL GENMASK(6, 3)
300#define SNOR_HWCAPS_READ_1_1_2 BIT(3)
301#define SNOR_HWCAPS_READ_1_2_2 BIT(4)
302#define SNOR_HWCAPS_READ_2_2_2 BIT(5)
303#define SNOR_HWCAPS_READ_1_2_2_DTR BIT(6)
304
305#define SNOR_HWCAPS_READ_QUAD GENMASK(10, 7)
306#define SNOR_HWCAPS_READ_1_1_4 BIT(7)
307#define SNOR_HWCAPS_READ_1_4_4 BIT(8)
308#define SNOR_HWCAPS_READ_4_4_4 BIT(9)
309#define SNOR_HWCAPS_READ_1_4_4_DTR BIT(10)
310
Pratyush Yadav95954f52021-06-26 00:47:16 +0530311#define SNOR_HWCPAS_READ_OCTO GENMASK(15, 11)
Pratyush Yadav18b0de02021-06-26 00:47:11 +0530312#define SNOR_HWCAPS_READ_1_1_8 BIT(11)
313#define SNOR_HWCAPS_READ_1_8_8 BIT(12)
314#define SNOR_HWCAPS_READ_8_8_8 BIT(13)
315#define SNOR_HWCAPS_READ_1_8_8_DTR BIT(14)
Pratyush Yadav95954f52021-06-26 00:47:16 +0530316#define SNOR_HWCAPS_READ_8_8_8_DTR BIT(15)
Pratyush Yadav18b0de02021-06-26 00:47:11 +0530317
318/*
319 * Page Program capabilities.
320 * MUST be ordered by priority: the higher bit position, the higher priority.
321 * Like (Fast) Read capabilities, Octo/Quad SPI protocols are preferred to the
322 * legacy SPI 1-1-1 protocol.
323 * Note that Dual Page Programs are not supported because there is no existing
324 * JEDEC/SFDP standard to define them. Also at this moment no SPI flash memory
325 * implements such commands.
326 */
Pratyush Yadav95954f52021-06-26 00:47:16 +0530327#define SNOR_HWCAPS_PP_MASK GENMASK(23, 16)
328#define SNOR_HWCAPS_PP BIT(16)
Pratyush Yadav18b0de02021-06-26 00:47:11 +0530329
Pratyush Yadav95954f52021-06-26 00:47:16 +0530330#define SNOR_HWCAPS_PP_QUAD GENMASK(19, 17)
331#define SNOR_HWCAPS_PP_1_1_4 BIT(17)
332#define SNOR_HWCAPS_PP_1_4_4 BIT(18)
333#define SNOR_HWCAPS_PP_4_4_4 BIT(19)
Pratyush Yadav18b0de02021-06-26 00:47:11 +0530334
Pratyush Yadav95954f52021-06-26 00:47:16 +0530335#define SNOR_HWCAPS_PP_OCTO GENMASK(23, 20)
336#define SNOR_HWCAPS_PP_1_1_8 BIT(20)
337#define SNOR_HWCAPS_PP_1_8_8 BIT(21)
338#define SNOR_HWCAPS_PP_8_8_8 BIT(22)
339#define SNOR_HWCAPS_PP_8_8_8_DTR BIT(23)
Pratyush Yadav18b0de02021-06-26 00:47:11 +0530340
Pratyush Yadav71025f02021-06-26 00:47:14 +0530341#define SNOR_HWCAPS_X_X_X (SNOR_HWCAPS_READ_2_2_2 | \
342 SNOR_HWCAPS_READ_4_4_4 | \
343 SNOR_HWCAPS_READ_8_8_8 | \
344 SNOR_HWCAPS_PP_4_4_4 | \
345 SNOR_HWCAPS_PP_8_8_8)
346
Pratyush Yadav95954f52021-06-26 00:47:16 +0530347#define SNOR_HWCAPS_X_X_X_DTR (SNOR_HWCAPS_READ_8_8_8_DTR | \
348 SNOR_HWCAPS_PP_8_8_8_DTR)
349
Pratyush Yadav71025f02021-06-26 00:47:14 +0530350#define SNOR_HWCAPS_DTR (SNOR_HWCAPS_READ_1_1_1_DTR | \
351 SNOR_HWCAPS_READ_1_2_2_DTR | \
352 SNOR_HWCAPS_READ_1_4_4_DTR | \
353 SNOR_HWCAPS_READ_1_8_8_DTR)
354
355#define SNOR_HWCAPS_ALL (SNOR_HWCAPS_READ_MASK | \
356 SNOR_HWCAPS_PP_MASK)
357
Pratyush Yadav18b0de02021-06-26 00:47:11 +0530358struct spi_nor_read_command {
359 u8 num_mode_clocks;
360 u8 num_wait_states;
361 u8 opcode;
362 enum spi_nor_protocol proto;
363};
364
365struct spi_nor_pp_command {
366 u8 opcode;
367 enum spi_nor_protocol proto;
368};
369
370enum spi_nor_read_command_index {
371 SNOR_CMD_READ,
372 SNOR_CMD_READ_FAST,
373 SNOR_CMD_READ_1_1_1_DTR,
374
375 /* Dual SPI */
376 SNOR_CMD_READ_1_1_2,
377 SNOR_CMD_READ_1_2_2,
378 SNOR_CMD_READ_2_2_2,
379 SNOR_CMD_READ_1_2_2_DTR,
380
381 /* Quad SPI */
382 SNOR_CMD_READ_1_1_4,
383 SNOR_CMD_READ_1_4_4,
384 SNOR_CMD_READ_4_4_4,
385 SNOR_CMD_READ_1_4_4_DTR,
386
387 /* Octo SPI */
388 SNOR_CMD_READ_1_1_8,
389 SNOR_CMD_READ_1_8_8,
390 SNOR_CMD_READ_8_8_8,
391 SNOR_CMD_READ_1_8_8_DTR,
Pratyush Yadav95954f52021-06-26 00:47:16 +0530392 SNOR_CMD_READ_8_8_8_DTR,
Pratyush Yadav18b0de02021-06-26 00:47:11 +0530393
394 SNOR_CMD_READ_MAX
395};
396
397enum spi_nor_pp_command_index {
398 SNOR_CMD_PP,
399
400 /* Quad SPI */
401 SNOR_CMD_PP_1_1_4,
402 SNOR_CMD_PP_1_4_4,
403 SNOR_CMD_PP_4_4_4,
404
405 /* Octo SPI */
406 SNOR_CMD_PP_1_1_8,
407 SNOR_CMD_PP_1_8_8,
408 SNOR_CMD_PP_8_8_8,
Pratyush Yadav95954f52021-06-26 00:47:16 +0530409 SNOR_CMD_PP_8_8_8_DTR,
Pratyush Yadav18b0de02021-06-26 00:47:11 +0530410
411 SNOR_CMD_PP_MAX
412};
413
414struct spi_nor_flash_parameter {
415 u64 size;
416 u32 page_size;
Pratyush Yadav4d40e822021-06-26 00:47:19 +0530417 u8 rdsr_dummy;
418 u8 rdsr_addr_nbytes;
Pratyush Yadav18b0de02021-06-26 00:47:11 +0530419
420 struct spi_nor_hwcaps hwcaps;
421 struct spi_nor_read_command reads[SNOR_CMD_READ_MAX];
422 struct spi_nor_pp_command page_programs[SNOR_CMD_PP_MAX];
423
424 int (*quad_enable)(struct spi_nor *nor);
425};
426
Vignesh R7aeedac2019-02-05 11:29:17 +0530427/**
Pratyush Yadav95954f52021-06-26 00:47:16 +0530428 * enum spi_nor_cmd_ext - describes the command opcode extension in DTR mode
429 * @SPI_MEM_NOR_NONE: no extension. This is the default, and is used in Legacy
430 * SPI mode
431 * @SPI_MEM_NOR_REPEAT: the extension is same as the opcode
432 * @SPI_MEM_NOR_INVERT: the extension is the bitwise inverse of the opcode
433 * @SPI_MEM_NOR_HEX: the extension is any hex value. The command and opcode
434 * combine to form a 16-bit opcode.
435 */
436enum spi_nor_cmd_ext {
437 SPI_NOR_EXT_NONE = 0,
438 SPI_NOR_EXT_REPEAT,
439 SPI_NOR_EXT_INVERT,
440 SPI_NOR_EXT_HEX,
441};
442
443/**
Vignesh R7aeedac2019-02-05 11:29:17 +0530444 * struct flash_info - Forward declaration of a structure used internally by
445 * spi_nor_scan()
446 */
447struct flash_info;
448
Simon Glass7e45bb02019-09-25 08:11:13 -0600449/*
450 * TODO: Remove, once all users of spi_flash interface are moved to MTD
451 *
Simon Glassa1a8a632020-12-19 10:40:01 -0700452struct spi_flash {
Simon Glass7e45bb02019-09-25 08:11:13 -0600453 * Defined below (keep this text to enable searching for spi_flash decl)
454 * }
455 */
Simon Glassf31fa992020-12-28 20:35:01 -0700456#ifndef DT_PLAT_C
Vignesh R7aeedac2019-02-05 11:29:17 +0530457#define spi_flash spi_nor
Simon Glassa1a8a632020-12-19 10:40:01 -0700458#endif
Vignesh R7aeedac2019-02-05 11:29:17 +0530459
460/**
461 * struct spi_nor - Structure for defining a the SPI NOR layer
462 * @mtd: point to a mtd_info structure
463 * @lock: the lock for the read/write/erase/lock/unlock operations
464 * @dev: point to a spi device, or a spi nor controller device.
465 * @info: spi-nor part JDEC MFR id and other info
Tudor Ambarusa11c0812019-11-13 15:42:52 +0000466 * @manufacturer_sfdp: manufacturer specific SFDP table
Vignesh R7aeedac2019-02-05 11:29:17 +0530467 * @page_size: the page size of the SPI NOR
468 * @addr_width: number of address bytes
469 * @erase_opcode: the opcode for erasing a sector
470 * @read_opcode: the read opcode
471 * @read_dummy: the dummy needed by the read operation
472 * @program_opcode: the program opcode
Pratyush Yadav4d40e822021-06-26 00:47:19 +0530473 * @rdsr_dummy dummy cycles needed for Read Status Register command.
474 * @rdsr_addr_nbytes: dummy address bytes needed for Read Status Register
475 * command.
Vignesh R8c927802019-02-05 11:29:21 +0530476 * @bank_read_cmd: Bank read cmd
477 * @bank_write_cmd: Bank write cmd
478 * @bank_curr: Current flash bank
Vignesh R7aeedac2019-02-05 11:29:17 +0530479 * @sst_write_second: used by the SST write operation
480 * @flags: flag options for the current SPI-NOR (SNOR_F_*)
481 * @read_proto: the SPI protocol for read operations
482 * @write_proto: the SPI protocol for write operations
483 * @reg_proto the SPI protocol for read_reg/write_reg/erase operations
484 * @cmd_buf: used by the write_reg
Pratyush Yadav95954f52021-06-26 00:47:16 +0530485 * @cmd_ext_type: the command opcode extension for DTR mode.
Pratyush Yadav87021882021-06-26 00:47:13 +0530486 * @fixups: flash-specific fixup hooks.
Vignesh R7aeedac2019-02-05 11:29:17 +0530487 * @prepare: [OPTIONAL] do some preparations for the
488 * read/write/erase/lock/unlock operations
489 * @unprepare: [OPTIONAL] do some post work after the
490 * read/write/erase/lock/unlock operations
491 * @read_reg: [DRIVER-SPECIFIC] read out the register
492 * @write_reg: [DRIVER-SPECIFIC] write data to the register
493 * @read: [DRIVER-SPECIFIC] read data from the SPI NOR
494 * @write: [DRIVER-SPECIFIC] write data to the SPI NOR
495 * @erase: [DRIVER-SPECIFIC] erase a sector of the SPI NOR
496 * at the offset @offs; if not provided by the driver,
497 * spi-nor will send the erase opcode via write_reg()
498 * @flash_lock: [FLASH-SPECIFIC] lock a region of the SPI NOR
499 * @flash_unlock: [FLASH-SPECIFIC] unlock a region of the SPI NOR
500 * @flash_is_locked: [FLASH-SPECIFIC] check if a region of the SPI NOR is
Vignesh R7aeedac2019-02-05 11:29:17 +0530501 * completely locked
Sean Andersona95d8782021-02-04 23:11:08 -0500502 * @quad_enable: [FLASH-SPECIFIC] enables SPI NOR quad mode
Pratyush Yadav6b808e02021-06-26 00:47:21 +0530503 * @octal_dtr_enable: [FLASH-SPECIFIC] enables SPI NOR octal DTR mode.
Vignesh R7aeedac2019-02-05 11:29:17 +0530504 * @priv: the private data
505 */
506struct spi_nor {
507 struct mtd_info mtd;
508 struct udevice *dev;
509 struct spi_slave *spi;
510 const struct flash_info *info;
Tudor Ambarusa11c0812019-11-13 15:42:52 +0000511 u8 *manufacturer_sfdp;
Vignesh R7aeedac2019-02-05 11:29:17 +0530512 u32 page_size;
513 u8 addr_width;
514 u8 erase_opcode;
515 u8 read_opcode;
516 u8 read_dummy;
517 u8 program_opcode;
Pratyush Yadav4d40e822021-06-26 00:47:19 +0530518 u8 rdsr_dummy;
519 u8 rdsr_addr_nbytes;
Vignesh R8c927802019-02-05 11:29:21 +0530520#ifdef CONFIG_SPI_FLASH_BAR
521 u8 bank_read_cmd;
522 u8 bank_write_cmd;
523 u8 bank_curr;
524#endif
Vignesh R7aeedac2019-02-05 11:29:17 +0530525 enum spi_nor_protocol read_proto;
526 enum spi_nor_protocol write_proto;
527 enum spi_nor_protocol reg_proto;
528 bool sst_write_second;
529 u32 flags;
530 u8 cmd_buf[SPI_NOR_MAX_CMD_SIZE];
Pratyush Yadav95954f52021-06-26 00:47:16 +0530531 enum spi_nor_cmd_ext cmd_ext_type;
Pratyush Yadav87021882021-06-26 00:47:13 +0530532 struct spi_nor_fixups *fixups;
Vignesh R7aeedac2019-02-05 11:29:17 +0530533
Pratyush Yadav18b0de02021-06-26 00:47:11 +0530534 int (*setup)(struct spi_nor *nor, const struct flash_info *info,
Pratyush Yadav71025f02021-06-26 00:47:14 +0530535 const struct spi_nor_flash_parameter *params);
Vignesh R7aeedac2019-02-05 11:29:17 +0530536 int (*prepare)(struct spi_nor *nor, enum spi_nor_ops ops);
537 void (*unprepare)(struct spi_nor *nor, enum spi_nor_ops ops);
538 int (*read_reg)(struct spi_nor *nor, u8 opcode, u8 *buf, int len);
539 int (*write_reg)(struct spi_nor *nor, u8 opcode, u8 *buf, int len);
540
541 ssize_t (*read)(struct spi_nor *nor, loff_t from,
542 size_t len, u_char *read_buf);
543 ssize_t (*write)(struct spi_nor *nor, loff_t to,
544 size_t len, const u_char *write_buf);
545 int (*erase)(struct spi_nor *nor, loff_t offs);
546
547 int (*flash_lock)(struct spi_nor *nor, loff_t ofs, uint64_t len);
548 int (*flash_unlock)(struct spi_nor *nor, loff_t ofs, uint64_t len);
549 int (*flash_is_locked)(struct spi_nor *nor, loff_t ofs, uint64_t len);
550 int (*quad_enable)(struct spi_nor *nor);
Pratyush Yadav6b808e02021-06-26 00:47:21 +0530551 int (*octal_dtr_enable)(struct spi_nor *nor);
Vignesh R7aeedac2019-02-05 11:29:17 +0530552
553 void *priv;
554/* Compatibility for spi_flash, remove once sf layer is merged with mtd */
555 const char *name;
556 u32 size;
557 u32 sector_size;
558 u32 erase_size;
559};
560
Simon Glasse2a7cfe2020-12-19 10:40:00 -0700561#ifndef __UBOOT__
Vignesh R7aeedac2019-02-05 11:29:17 +0530562static inline void spi_nor_set_flash_node(struct spi_nor *nor,
563 const struct device_node *np)
564{
565 mtd_set_of_node(&nor->mtd, np);
566}
567
568static inline const struct
569device_node *spi_nor_get_flash_node(struct spi_nor *nor)
570{
571 return mtd_get_of_node(&nor->mtd);
572}
Simon Glasse2a7cfe2020-12-19 10:40:00 -0700573#endif /* __UBOOT__ */
Vignesh R7aeedac2019-02-05 11:29:17 +0530574
575/**
Vignesh R7aeedac2019-02-05 11:29:17 +0530576 * spi_nor_scan() - scan the SPI NOR
577 * @nor: the spi_nor structure
578 *
579 * The drivers can use this function to scan the SPI NOR.
580 * In the scanning, it will try to get all the necessary information to
581 * fill the mtd_info{} and the spi_nor{}.
582 *
583 * Return: 0 for success, others for failure.
584 */
585int spi_nor_scan(struct spi_nor *nor);
586
Pratyush Yadav575caf42021-06-26 00:47:24 +0530587#if CONFIG_IS_ENABLED(SPI_FLASH_TINY)
588static inline int spi_nor_remove(struct spi_nor *nor)
589{
590 return 0;
591}
592#else
593/**
594 * spi_nor_remove() - perform cleanup before booting to the next stage
595 * @nor: the spi_nor structure
596 *
597 * Return: 0 for success, -errno for failure.
598 */
599int spi_nor_remove(struct spi_nor *nor);
600#endif
601
Vignesh R7aeedac2019-02-05 11:29:17 +0530602#endif