blob: b035c90ff3b7a7fd05c1e4b1f9d832b7faf8dba3 [file] [log] [blame]
Simon Glass1938f4a2013-03-11 06:49:53 +00001/*
2 * Copyright (c) 2011 The Chromium OS Authors.
3 * (C) Copyright 2002-2006
4 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 *
6 * (C) Copyright 2002
7 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
8 * Marius Groeger <mgroeger@sysgo.de>
9 *
Wolfgang Denk1a459662013-07-08 09:37:19 +020010 * SPDX-License-Identifier: GPL-2.0+
Simon Glass1938f4a2013-03-11 06:49:53 +000011 */
12
13#include <common.h>
14#include <linux/compiler.h>
15#include <version.h>
Simon Glass24b852a2015-11-08 23:47:45 -070016#include <console.h>
Simon Glass1938f4a2013-03-11 06:49:53 +000017#include <environment.h>
Simon Glassab7cd622014-07-23 06:55:04 -060018#include <dm.h>
Simon Glass1938f4a2013-03-11 06:49:53 +000019#include <fdtdec.h>
Simon Glassf828bf22013-04-20 08:42:41 +000020#include <fs.h>
Simon Glasse4fef6c2013-03-11 14:30:42 +000021#if defined(CONFIG_CMD_IDE)
22#include <ide.h>
23#endif
24#include <i2c.h>
Simon Glass1938f4a2013-03-11 06:49:53 +000025#include <initcall.h>
26#include <logbuff.h>
Simon Glassfb5cf7f2015-02-27 22:06:36 -070027#include <malloc.h>
Joe Hershberger0eb25b62015-03-22 17:08:59 -050028#include <mapmem.h>
Simon Glasse4fef6c2013-03-11 14:30:42 +000029
30/* TODO: Can we move these into arch/ headers? */
31#ifdef CONFIG_8xx
32#include <mpc8xx.h>
33#endif
34#ifdef CONFIG_5xx
35#include <mpc5xx.h>
36#endif
37#ifdef CONFIG_MPC5xxx
38#include <mpc5xxx.h>
39#endif
Gabriel Huauec3b4822014-09-03 13:57:54 -070040#if defined(CONFIG_MP) && (defined(CONFIG_MPC86xx) || defined(CONFIG_E500))
Gabriel Huaua76df702014-07-26 11:35:43 -070041#include <asm/mp.h>
42#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +000043
Simon Glassa733b062013-04-26 02:53:43 +000044#include <os.h>
Simon Glass1938f4a2013-03-11 06:49:53 +000045#include <post.h>
Simon Glasse4fef6c2013-03-11 14:30:42 +000046#include <spi.h>
Jeroen Hofsteec5d40012014-06-23 23:20:19 +020047#include <status_led.h>
Simon Glass71c52db2013-06-11 11:14:42 -070048#include <trace.h>
Simon Glasse4fef6c2013-03-11 14:30:42 +000049#include <watchdog.h>
Simon Glassa733b062013-04-26 02:53:43 +000050#include <asm/errno.h>
Simon Glass1938f4a2013-03-11 06:49:53 +000051#include <asm/io.h>
52#include <asm/sections.h>
Alexey Brodkin3fb80162015-02-24 19:40:36 +030053#if defined(CONFIG_X86) || defined(CONFIG_ARC)
Simon Glass48a33802013-03-05 14:39:52 +000054#include <asm/init_helpers.h>
55#include <asm/relocate.h>
56#endif
Simon Glassa733b062013-04-26 02:53:43 +000057#ifdef CONFIG_SANDBOX
58#include <asm/state.h>
59#endif
Simon Glassab7cd622014-07-23 06:55:04 -060060#include <dm/root.h>
Simon Glass1938f4a2013-03-11 06:49:53 +000061#include <linux/compiler.h>
62
63/*
64 * Pointer to initial global data area
65 *
66 * Here we initialize it if needed.
67 */
68#ifdef XTRN_DECLARE_GLOBAL_DATA_PTR
69#undef XTRN_DECLARE_GLOBAL_DATA_PTR
70#define XTRN_DECLARE_GLOBAL_DATA_PTR /* empty = allocate here */
71DECLARE_GLOBAL_DATA_PTR = (gd_t *) (CONFIG_SYS_INIT_GD_ADDR);
72#else
73DECLARE_GLOBAL_DATA_PTR;
74#endif
75
76/*
Simon Glass4c509342015-04-28 20:25:03 -060077 * TODO(sjg@chromium.org): IMO this code should be
Simon Glass1938f4a2013-03-11 06:49:53 +000078 * refactored to a single function, something like:
79 *
80 * void led_set_state(enum led_colour_t colour, int on);
81 */
82/************************************************************************
83 * Coloured LED functionality
84 ************************************************************************
85 * May be supplied by boards if desired
86 */
Jeroen Hofsteec5d40012014-06-23 23:20:19 +020087__weak void coloured_LED_init(void) {}
88__weak void red_led_on(void) {}
89__weak void red_led_off(void) {}
90__weak void green_led_on(void) {}
91__weak void green_led_off(void) {}
92__weak void yellow_led_on(void) {}
93__weak void yellow_led_off(void) {}
94__weak void blue_led_on(void) {}
95__weak void blue_led_off(void) {}
Simon Glass1938f4a2013-03-11 06:49:53 +000096
97/*
98 * Why is gd allocated a register? Prior to reloc it might be better to
99 * just pass it around to each function in this file?
100 *
101 * After reloc one could argue that it is hardly used and doesn't need
102 * to be in a register. Or if it is it should perhaps hold pointers to all
103 * global data for all modules, so that post-reloc we can avoid the massive
104 * literal pool we get on ARM. Or perhaps just encourage each module to use
105 * a structure...
106 */
107
108/*
109 * Could the CONFIG_SPL_BUILD infection become a flag in gd?
110 */
111
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800112#if defined(CONFIG_WATCHDOG) || defined(CONFIG_HW_WATCHDOG)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000113static int init_func_watchdog_init(void)
114{
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800115# if defined(CONFIG_HW_WATCHDOG) && (defined(CONFIG_BLACKFIN) || \
116 defined(CONFIG_M68K) || defined(CONFIG_MICROBLAZE) || \
Stefan Roese14a380a2015-03-10 08:04:36 +0100117 defined(CONFIG_SH) || defined(CONFIG_AT91SAM9_WATCHDOG) || \
118 defined(CONFIG_IMX_WATCHDOG))
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800119 hw_watchdog_init();
120# endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000121 puts(" Watchdog enabled\n");
122 WATCHDOG_RESET();
123
124 return 0;
125}
126
127int init_func_watchdog_reset(void)
128{
129 WATCHDOG_RESET();
130
131 return 0;
132}
133#endif /* CONFIG_WATCHDOG */
134
Jeroen Hofsteedd2a6cd2014-10-08 22:57:22 +0200135__weak void board_add_ram_info(int use_default)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000136{
137 /* please define platform specific board_add_ram_info() */
138}
139
Simon Glass1938f4a2013-03-11 06:49:53 +0000140static int init_baud_rate(void)
141{
142 gd->baudrate = getenv_ulong("baudrate", 10, CONFIG_BAUDRATE);
143 return 0;
144}
145
146static int display_text_info(void)
147{
Ben Stoltz9b217492015-07-31 09:31:37 -0600148#if !defined(CONFIG_SANDBOX) && !defined(CONFIG_EFI_APP)
Daniel Schwierzeck9fdee7d2014-11-15 23:46:53 +0100149 ulong bss_start, bss_end, text_base;
Simon Glass1938f4a2013-03-11 06:49:53 +0000150
Simon Glass632efa72013-03-11 07:06:48 +0000151 bss_start = (ulong)&__bss_start;
152 bss_end = (ulong)&__bss_end;
Albert ARIBAUDb60eff32014-02-22 17:53:43 +0100153
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800154#ifdef CONFIG_SYS_TEXT_BASE
Daniel Schwierzeck9fdee7d2014-11-15 23:46:53 +0100155 text_base = CONFIG_SYS_TEXT_BASE;
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800156#else
Daniel Schwierzeck9fdee7d2014-11-15 23:46:53 +0100157 text_base = CONFIG_SYS_MONITOR_BASE;
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800158#endif
Daniel Schwierzeck9fdee7d2014-11-15 23:46:53 +0100159
160 debug("U-Boot code: %08lX -> %08lX BSS: -> %08lX\n",
161 text_base, bss_start, bss_end);
Simon Glassa733b062013-04-26 02:53:43 +0000162#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000163
164#ifdef CONFIG_MODEM_SUPPORT
165 debug("Modem Support enabled\n");
166#endif
167#ifdef CONFIG_USE_IRQ
168 debug("IRQ Stack: %08lx\n", IRQ_STACK_START);
169 debug("FIQ Stack: %08lx\n", FIQ_STACK_START);
170#endif
171
172 return 0;
173}
174
175static int announce_dram_init(void)
176{
177 puts("DRAM: ");
178 return 0;
179}
180
angelo@sysam.ite310b932015-02-12 01:40:17 +0100181#if defined(CONFIG_MIPS) || defined(CONFIG_PPC) || defined(CONFIG_M68K)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000182static int init_func_ram(void)
183{
184#ifdef CONFIG_BOARD_TYPES
185 int board_type = gd->board_type;
186#else
187 int board_type = 0; /* use dummy arg */
188#endif
189
190 gd->ram_size = initdram(board_type);
191
192 if (gd->ram_size > 0)
193 return 0;
194
195 puts("*** failed ***\n");
196 return 1;
197}
198#endif
199
Simon Glass1938f4a2013-03-11 06:49:53 +0000200static int show_dram_config(void)
201{
York Sunfa39ffe2014-05-02 17:28:05 -0700202 unsigned long long size;
Simon Glass1938f4a2013-03-11 06:49:53 +0000203
204#ifdef CONFIG_NR_DRAM_BANKS
205 int i;
206
207 debug("\nRAM Configuration:\n");
208 for (i = size = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
209 size += gd->bd->bi_dram[i].size;
Bin Meng715f5992015-08-06 01:31:20 -0700210 debug("Bank #%d: %llx ", i,
211 (unsigned long long)(gd->bd->bi_dram[i].start));
Simon Glass1938f4a2013-03-11 06:49:53 +0000212#ifdef DEBUG
213 print_size(gd->bd->bi_dram[i].size, "\n");
214#endif
215 }
216 debug("\nDRAM: ");
217#else
218 size = gd->ram_size;
219#endif
220
Simon Glasse4fef6c2013-03-11 14:30:42 +0000221 print_size(size, "");
222 board_add_ram_info(0);
223 putc('\n');
Simon Glass1938f4a2013-03-11 06:49:53 +0000224
225 return 0;
226}
227
Jeroen Hofsteedd2a6cd2014-10-08 22:57:22 +0200228__weak void dram_init_banksize(void)
Simon Glass1938f4a2013-03-11 06:49:53 +0000229{
230#if defined(CONFIG_NR_DRAM_BANKS) && defined(CONFIG_SYS_SDRAM_BASE)
231 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
232 gd->bd->bi_dram[0].size = get_effective_memsize();
233#endif
234}
235
Heiko Schocherea818db2013-01-29 08:53:15 +0100236#if defined(CONFIG_HARD_I2C) || defined(CONFIG_SYS_I2C)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000237static int init_func_i2c(void)
238{
239 puts("I2C: ");
trem815a76f2013-09-21 18:13:34 +0200240#ifdef CONFIG_SYS_I2C
241 i2c_init_all();
242#else
Simon Glasse4fef6c2013-03-11 14:30:42 +0000243 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
trem815a76f2013-09-21 18:13:34 +0200244#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000245 puts("ready\n");
246 return 0;
247}
248#endif
249
250#if defined(CONFIG_HARD_SPI)
251static int init_func_spi(void)
252{
253 puts("SPI: ");
254 spi_init();
255 puts("ready\n");
256 return 0;
257}
258#endif
259
260__maybe_unused
Simon Glass1938f4a2013-03-11 06:49:53 +0000261static int zero_global_data(void)
262{
263 memset((void *)gd, '\0', sizeof(gd_t));
264
265 return 0;
266}
267
268static int setup_mon_len(void)
269{
Michal Simeke945f6d2014-05-08 16:08:44 +0200270#if defined(__ARM__) || defined(__MICROBLAZE__)
Albert ARIBAUDb60eff32014-02-22 17:53:43 +0100271 gd->mon_len = (ulong)&__bss_end - (ulong)_start;
Ben Stoltz9b217492015-07-31 09:31:37 -0600272#elif defined(CONFIG_SANDBOX) || defined(CONFIG_EFI_APP)
Simon Glassa733b062013-04-26 02:53:43 +0000273 gd->mon_len = (ulong)&_end - (ulong)_init;
Thomas Chou5ff10aa2014-08-22 11:36:47 +0800274#elif defined(CONFIG_BLACKFIN) || defined(CONFIG_NIOS2)
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800275 gd->mon_len = CONFIG_SYS_MONITOR_LEN;
Kun-Hua Huang2e88bb22015-08-24 14:52:35 +0800276#elif defined(CONFIG_NDS32)
277 gd->mon_len = (ulong)(&__bss_end) - (ulong)(&_start);
Simon Glass632efa72013-03-11 07:06:48 +0000278#else
Simon Glasse4fef6c2013-03-11 14:30:42 +0000279 /* TODO: use (ulong)&__bss_end - (ulong)&__text_start; ? */
280 gd->mon_len = (ulong)&__bss_end - CONFIG_SYS_MONITOR_BASE;
Simon Glass632efa72013-03-11 07:06:48 +0000281#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000282 return 0;
283}
284
285__weak int arch_cpu_init(void)
286{
287 return 0;
288}
289
Simon Glassa733b062013-04-26 02:53:43 +0000290#ifdef CONFIG_SANDBOX
291static int setup_ram_buf(void)
292{
Simon Glass5c2859c2013-11-10 10:27:03 -0700293 struct sandbox_state *state = state_get_current();
294
295 gd->arch.ram_buf = state->ram_buf;
296 gd->ram_size = state->ram_size;
Simon Glassa733b062013-04-26 02:53:43 +0000297
298 return 0;
299}
300#endif
301
Simon Glass1938f4a2013-03-11 06:49:53 +0000302/* Get the top of usable RAM */
303__weak ulong board_get_usable_ram_top(ulong total_size)
304{
Stephen Warren1e4d11a2014-12-23 10:34:49 -0700305#ifdef CONFIG_SYS_SDRAM_BASE
306 /*
Simon Glass4c509342015-04-28 20:25:03 -0600307 * Detect whether we have so much RAM that it goes past the end of our
Stephen Warren1e4d11a2014-12-23 10:34:49 -0700308 * 32-bit address space. If so, clip the usable RAM so it doesn't.
309 */
310 if (gd->ram_top < CONFIG_SYS_SDRAM_BASE)
311 /*
312 * Will wrap back to top of 32-bit space when reservations
313 * are made.
314 */
315 return 0;
316#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000317 return gd->ram_top;
318}
319
320static int setup_dest_addr(void)
321{
322 debug("Monitor len: %08lX\n", gd->mon_len);
323 /*
324 * Ram is setup, size stored in gd !!
325 */
326 debug("Ram size: %08lX\n", (ulong)gd->ram_size);
327#if defined(CONFIG_SYS_MEM_TOP_HIDE)
328 /*
329 * Subtract specified amount of memory to hide so that it won't
330 * get "touched" at all by U-Boot. By fixing up gd->ram_size
331 * the Linux kernel should now get passed the now "corrected"
332 * memory size and won't touch it either. This should work
333 * for arch/ppc and arch/powerpc. Only Linux board ports in
334 * arch/powerpc with bootwrapper support, that recalculate the
335 * memory size from the SDRAM controller setup will have to
336 * get fixed.
337 */
338 gd->ram_size -= CONFIG_SYS_MEM_TOP_HIDE;
339#endif
340#ifdef CONFIG_SYS_SDRAM_BASE
341 gd->ram_top = CONFIG_SYS_SDRAM_BASE;
342#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000343 gd->ram_top += get_effective_memsize();
Simon Glass1938f4a2013-03-11 06:49:53 +0000344 gd->ram_top = board_get_usable_ram_top(gd->mon_len);
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000345 gd->relocaddr = gd->ram_top;
Simon Glass1938f4a2013-03-11 06:49:53 +0000346 debug("Ram top: %08lX\n", (ulong)gd->ram_top);
Gabriel Huauec3b4822014-09-03 13:57:54 -0700347#if defined(CONFIG_MP) && (defined(CONFIG_MPC86xx) || defined(CONFIG_E500))
Simon Glasse4fef6c2013-03-11 14:30:42 +0000348 /*
349 * We need to make sure the location we intend to put secondary core
350 * boot code is reserved and not used by any part of u-boot
351 */
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000352 if (gd->relocaddr > determine_mp_bootpg(NULL)) {
353 gd->relocaddr = determine_mp_bootpg(NULL);
354 debug("Reserving MP boot page to %08lx\n", gd->relocaddr);
Simon Glasse4fef6c2013-03-11 14:30:42 +0000355 }
356#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000357 return 0;
358}
359
360#if defined(CONFIG_LOGBUFFER) && !defined(CONFIG_ALT_LB_ADDR)
361static int reserve_logbuffer(void)
362{
363 /* reserve kernel log buffer */
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000364 gd->relocaddr -= LOGBUFF_RESERVE;
Simon Glass1938f4a2013-03-11 06:49:53 +0000365 debug("Reserving %dk for kernel logbuffer at %08lx\n", LOGBUFF_LEN,
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000366 gd->relocaddr);
Simon Glass1938f4a2013-03-11 06:49:53 +0000367 return 0;
368}
369#endif
370
371#ifdef CONFIG_PRAM
372/* reserve protected RAM */
373static int reserve_pram(void)
374{
375 ulong reg;
376
377 reg = getenv_ulong("pram", 10, CONFIG_PRAM);
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000378 gd->relocaddr -= (reg << 10); /* size is in kB */
Simon Glass1938f4a2013-03-11 06:49:53 +0000379 debug("Reserving %ldk for protected RAM at %08lx\n", reg,
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000380 gd->relocaddr);
Simon Glass1938f4a2013-03-11 06:49:53 +0000381 return 0;
382}
383#endif /* CONFIG_PRAM */
384
385/* Round memory pointer down to next 4 kB limit */
386static int reserve_round_4k(void)
387{
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000388 gd->relocaddr &= ~(4096 - 1);
Simon Glass1938f4a2013-03-11 06:49:53 +0000389 return 0;
390}
391
392#if !(defined(CONFIG_SYS_ICACHE_OFF) && defined(CONFIG_SYS_DCACHE_OFF)) && \
393 defined(CONFIG_ARM)
394static int reserve_mmu(void)
395{
396 /* reserve TLB table */
David Fengcce6be72013-12-14 11:47:36 +0800397 gd->arch.tlb_size = PGTABLE_SIZE;
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000398 gd->relocaddr -= gd->arch.tlb_size;
Simon Glass1938f4a2013-03-11 06:49:53 +0000399
400 /* round down to next 64 kB limit */
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000401 gd->relocaddr &= ~(0x10000 - 1);
Simon Glass1938f4a2013-03-11 06:49:53 +0000402
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000403 gd->arch.tlb_addr = gd->relocaddr;
Simon Glass1938f4a2013-03-11 06:49:53 +0000404 debug("TLB table from %08lx to %08lx\n", gd->arch.tlb_addr,
405 gd->arch.tlb_addr + gd->arch.tlb_size);
406 return 0;
407}
408#endif
409
410#ifdef CONFIG_LCD
411static int reserve_lcd(void)
412{
413#ifdef CONFIG_FB_ADDR
414 gd->fb_base = CONFIG_FB_ADDR;
415#else
416 /* reserve memory for LCD display (always full pages) */
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000417 gd->relocaddr = lcd_setmem(gd->relocaddr);
418 gd->fb_base = gd->relocaddr;
Simon Glass1938f4a2013-03-11 06:49:53 +0000419#endif /* CONFIG_FB_ADDR */
420 return 0;
421}
422#endif /* CONFIG_LCD */
423
Simon Glass71c52db2013-06-11 11:14:42 -0700424static int reserve_trace(void)
425{
426#ifdef CONFIG_TRACE
427 gd->relocaddr -= CONFIG_TRACE_BUFFER_SIZE;
428 gd->trace_buff = map_sysmem(gd->relocaddr, CONFIG_TRACE_BUFFER_SIZE);
429 debug("Reserving %dk for trace data at: %08lx\n",
430 CONFIG_TRACE_BUFFER_SIZE >> 10, gd->relocaddr);
431#endif
432
433 return 0;
434}
435
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800436#if defined(CONFIG_VIDEO) && (!defined(CONFIG_PPC) || defined(CONFIG_8xx)) && \
437 !defined(CONFIG_ARM) && !defined(CONFIG_X86) && \
angelo@sysam.it944ab342015-03-28 11:34:52 +0100438 !defined(CONFIG_BLACKFIN) && !defined(CONFIG_M68K)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000439static int reserve_video(void)
440{
441 /* reserve memory for video display (always full pages) */
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000442 gd->relocaddr = video_setmem(gd->relocaddr);
443 gd->fb_base = gd->relocaddr;
Simon Glasse4fef6c2013-03-11 14:30:42 +0000444
445 return 0;
446}
447#endif
448
Simon Glass1938f4a2013-03-11 06:49:53 +0000449static int reserve_uboot(void)
450{
451 /*
452 * reserve memory for U-Boot code, data & bss
453 * round down to next 4 kB limit
454 */
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000455 gd->relocaddr -= gd->mon_len;
456 gd->relocaddr &= ~(4096 - 1);
Simon Glasse4fef6c2013-03-11 14:30:42 +0000457#ifdef CONFIG_E500
458 /* round down to next 64 kB limit so that IVPR stays aligned */
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000459 gd->relocaddr &= ~(65536 - 1);
Simon Glasse4fef6c2013-03-11 14:30:42 +0000460#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000461
462 debug("Reserving %ldk for U-Boot at: %08lx\n", gd->mon_len >> 10,
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000463 gd->relocaddr);
464
465 gd->start_addr_sp = gd->relocaddr;
466
Simon Glass1938f4a2013-03-11 06:49:53 +0000467 return 0;
468}
469
Simon Glass8cae8a62013-03-05 14:39:45 +0000470#ifndef CONFIG_SPL_BUILD
Simon Glass1938f4a2013-03-11 06:49:53 +0000471/* reserve memory for malloc() area */
472static int reserve_malloc(void)
473{
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000474 gd->start_addr_sp = gd->start_addr_sp - TOTAL_MALLOC_LEN;
Simon Glass1938f4a2013-03-11 06:49:53 +0000475 debug("Reserving %dk for malloc() at: %08lx\n",
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000476 TOTAL_MALLOC_LEN >> 10, gd->start_addr_sp);
Simon Glass1938f4a2013-03-11 06:49:53 +0000477 return 0;
478}
479
480/* (permanently) allocate a Board Info struct */
481static int reserve_board(void)
482{
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800483 if (!gd->bd) {
484 gd->start_addr_sp -= sizeof(bd_t);
485 gd->bd = (bd_t *)map_sysmem(gd->start_addr_sp, sizeof(bd_t));
486 memset(gd->bd, '\0', sizeof(bd_t));
487 debug("Reserving %zu Bytes for Board Info at: %08lx\n",
488 sizeof(bd_t), gd->start_addr_sp);
489 }
Simon Glass1938f4a2013-03-11 06:49:53 +0000490 return 0;
491}
Simon Glass8cae8a62013-03-05 14:39:45 +0000492#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000493
494static int setup_machine(void)
495{
496#ifdef CONFIG_MACH_TYPE
497 gd->bd->bi_arch_number = CONFIG_MACH_TYPE; /* board id for Linux */
498#endif
499 return 0;
500}
501
502static int reserve_global_data(void)
503{
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000504 gd->start_addr_sp -= sizeof(gd_t);
505 gd->new_gd = (gd_t *)map_sysmem(gd->start_addr_sp, sizeof(gd_t));
Simon Glass1938f4a2013-03-11 06:49:53 +0000506 debug("Reserving %zu Bytes for Global Data at: %08lx\n",
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000507 sizeof(gd_t), gd->start_addr_sp);
Simon Glass1938f4a2013-03-11 06:49:53 +0000508 return 0;
509}
510
511static int reserve_fdt(void)
512{
513 /*
Simon Glass4c509342015-04-28 20:25:03 -0600514 * If the device tree is sitting immediately above our image then we
Simon Glass1938f4a2013-03-11 06:49:53 +0000515 * must relocate it. If it is embedded in the data section, then it
516 * will be relocated with other data.
517 */
518 if (gd->fdt_blob) {
519 gd->fdt_size = ALIGN(fdt_totalsize(gd->fdt_blob) + 0x1000, 32);
520
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000521 gd->start_addr_sp -= gd->fdt_size;
522 gd->new_fdt = map_sysmem(gd->start_addr_sp, gd->fdt_size);
Simon Glassa733b062013-04-26 02:53:43 +0000523 debug("Reserving %lu Bytes for FDT at: %08lx\n",
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000524 gd->fdt_size, gd->start_addr_sp);
Simon Glass1938f4a2013-03-11 06:49:53 +0000525 }
526
527 return 0;
528}
529
Andreas Bießmann68145d42015-02-06 23:06:45 +0100530int arch_reserve_stacks(void)
531{
532 return 0;
533}
534
Simon Glass1938f4a2013-03-11 06:49:53 +0000535static int reserve_stacks(void)
536{
Andreas Bießmann68145d42015-02-06 23:06:45 +0100537 /* make stack pointer 16-byte aligned */
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000538 gd->start_addr_sp -= 16;
539 gd->start_addr_sp &= ~0xf;
Simon Glass1938f4a2013-03-11 06:49:53 +0000540
541 /*
Simon Glass4c509342015-04-28 20:25:03 -0600542 * let the architecture-specific code tailor gd->start_addr_sp and
Andreas Bießmann68145d42015-02-06 23:06:45 +0100543 * gd->irq_sp
Simon Glass1938f4a2013-03-11 06:49:53 +0000544 */
Andreas Bießmann68145d42015-02-06 23:06:45 +0100545 return arch_reserve_stacks();
Simon Glass1938f4a2013-03-11 06:49:53 +0000546}
547
548static int display_new_sp(void)
549{
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000550 debug("New Stack Pointer is: %08lx\n", gd->start_addr_sp);
Simon Glass1938f4a2013-03-11 06:49:53 +0000551
552 return 0;
553}
554
Daniel Schwierzeckfb3db632015-11-01 17:36:13 +0100555#if defined(CONFIG_PPC) || defined(CONFIG_M68K) || defined(CONFIG_MIPS)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000556static int setup_board_part1(void)
557{
558 bd_t *bd = gd->bd;
559
560 /*
561 * Save local variables to board info struct
562 */
Simon Glasse4fef6c2013-03-11 14:30:42 +0000563 bd->bi_memstart = CONFIG_SYS_SDRAM_BASE; /* start of memory */
564 bd->bi_memsize = gd->ram_size; /* size in bytes */
565
566#ifdef CONFIG_SYS_SRAM_BASE
567 bd->bi_sramstart = CONFIG_SYS_SRAM_BASE; /* start of SRAM */
568 bd->bi_sramsize = CONFIG_SYS_SRAM_SIZE; /* size of SRAM */
569#endif
570
Masahiro Yamada58dac322014-03-05 17:40:10 +0900571#if defined(CONFIG_8xx) || defined(CONFIG_MPC8260) || defined(CONFIG_5xx) || \
Simon Glasse4fef6c2013-03-11 14:30:42 +0000572 defined(CONFIG_E500) || defined(CONFIG_MPC86xx)
573 bd->bi_immr_base = CONFIG_SYS_IMMR; /* base of IMMR register */
574#endif
angelo@sysam.ite310b932015-02-12 01:40:17 +0100575#if defined(CONFIG_MPC5xxx) || defined(CONFIG_M68K)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000576 bd->bi_mbar_base = CONFIG_SYS_MBAR; /* base of internal registers */
577#endif
578#if defined(CONFIG_MPC83xx)
579 bd->bi_immrbar = CONFIG_SYS_IMMR;
580#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000581
582 return 0;
583}
Daniel Schwierzeckfb3db632015-11-01 17:36:13 +0100584#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000585
Daniel Schwierzeckfb3db632015-11-01 17:36:13 +0100586#if defined(CONFIG_PPC) || defined(CONFIG_M68K)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000587static int setup_board_part2(void)
588{
589 bd_t *bd = gd->bd;
590
591 bd->bi_intfreq = gd->cpu_clk; /* Internal Freq, in Hz */
592 bd->bi_busfreq = gd->bus_clk; /* Bus Freq, in Hz */
593#if defined(CONFIG_CPM2)
594 bd->bi_cpmfreq = gd->arch.cpm_clk;
595 bd->bi_brgfreq = gd->arch.brg_clk;
596 bd->bi_sccfreq = gd->arch.scc_clk;
597 bd->bi_vco = gd->arch.vco_out;
598#endif /* CONFIG_CPM2 */
599#if defined(CONFIG_MPC512X)
600 bd->bi_ipsfreq = gd->arch.ips_clk;
601#endif /* CONFIG_MPC512X */
602#if defined(CONFIG_MPC5xxx)
603 bd->bi_ipbfreq = gd->arch.ipb_clk;
604 bd->bi_pcifreq = gd->pci_clk;
605#endif /* CONFIG_MPC5xxx */
Alison Wang1313db42015-02-12 18:33:15 +0800606#if defined(CONFIG_M68K) && defined(CONFIG_PCI)
607 bd->bi_pcifreq = gd->pci_clk;
608#endif
609#if defined(CONFIG_EXTRA_CLOCK)
610 bd->bi_inpfreq = gd->arch.inp_clk; /* input Freq in Hz */
611 bd->bi_vcofreq = gd->arch.vco_clk; /* vco Freq in Hz */
612 bd->bi_flbfreq = gd->arch.flb_clk; /* flexbus Freq in Hz */
613#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000614
615 return 0;
616}
617#endif
618
619#ifdef CONFIG_SYS_EXTBDINFO
620static int setup_board_extra(void)
621{
622 bd_t *bd = gd->bd;
623
624 strncpy((char *) bd->bi_s_version, "1.2", sizeof(bd->bi_s_version));
625 strncpy((char *) bd->bi_r_version, U_BOOT_VERSION,
626 sizeof(bd->bi_r_version));
627
628 bd->bi_procfreq = gd->cpu_clk; /* Processor Speed, In Hz */
629 bd->bi_plb_busfreq = gd->bus_clk;
630#if defined(CONFIG_405GP) || defined(CONFIG_405EP) || \
631 defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
632 defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
633 bd->bi_pci_busfreq = get_PCI_freq();
634 bd->bi_opbfreq = get_OPB_freq();
635#elif defined(CONFIG_XILINX_405)
636 bd->bi_pci_busfreq = get_PCI_freq();
637#endif
638
639 return 0;
640}
641#endif
642
Simon Glass1938f4a2013-03-11 06:49:53 +0000643#ifdef CONFIG_POST
644static int init_post(void)
645{
646 post_bootmode_init();
647 post_run(NULL, POST_ROM | post_bootmode_get(0));
648
649 return 0;
650}
651#endif
652
Simon Glass1938f4a2013-03-11 06:49:53 +0000653static int setup_dram_config(void)
654{
655 /* Ram is board specific, so move it to board code ... */
656 dram_init_banksize();
657
658 return 0;
659}
660
661static int reloc_fdt(void)
662{
Simon Glassf05ad9b2015-08-04 12:33:39 -0600663 if (gd->flags & GD_FLG_SKIP_RELOC)
664 return 0;
Simon Glass1938f4a2013-03-11 06:49:53 +0000665 if (gd->new_fdt) {
666 memcpy(gd->new_fdt, gd->fdt_blob, gd->fdt_size);
667 gd->fdt_blob = gd->new_fdt;
668 }
669
670 return 0;
671}
672
673static int setup_reloc(void)
674{
Simon Glassf05ad9b2015-08-04 12:33:39 -0600675 if (gd->flags & GD_FLG_SKIP_RELOC) {
676 debug("Skipping relocation due to flag\n");
677 return 0;
678 }
679
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800680#ifdef CONFIG_SYS_TEXT_BASE
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000681 gd->reloc_off = gd->relocaddr - CONFIG_SYS_TEXT_BASE;
angelo@sysam.ite310b932015-02-12 01:40:17 +0100682#ifdef CONFIG_M68K
683 /*
684 * On all ColdFire arch cpu, monitor code starts always
685 * just after the default vector table location, so at 0x400
686 */
687 gd->reloc_off = gd->relocaddr - (CONFIG_SYS_TEXT_BASE + 0x400);
688#endif
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800689#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000690 memcpy(gd->new_gd, (char *)gd, sizeof(gd_t));
691
692 debug("Relocation Offset is: %08lx\n", gd->reloc_off);
Simon Glassa733b062013-04-26 02:53:43 +0000693 debug("Relocating to %08lx, new gd at %08lx, sp at %08lx\n",
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000694 gd->relocaddr, (ulong)map_to_sysmem(gd->new_gd),
695 gd->start_addr_sp);
Simon Glass1938f4a2013-03-11 06:49:53 +0000696
697 return 0;
698}
699
700/* ARM calls relocate_code from its crt0.S */
Simon Glass808434c2013-11-10 10:26:59 -0700701#if !defined(CONFIG_ARM) && !defined(CONFIG_SANDBOX)
Simon Glass1938f4a2013-03-11 06:49:53 +0000702
703static int jump_to_copy(void)
704{
Simon Glassf05ad9b2015-08-04 12:33:39 -0600705 if (gd->flags & GD_FLG_SKIP_RELOC)
706 return 0;
Simon Glass48a33802013-03-05 14:39:52 +0000707 /*
708 * x86 is special, but in a nice way. It uses a trampoline which
709 * enables the dcache if possible.
710 *
711 * For now, other archs use relocate_code(), which is implemented
712 * similarly for all archs. When we do generic relocation, hopefully
713 * we can make all archs enable the dcache prior to relocation.
714 */
Alexey Brodkin3fb80162015-02-24 19:40:36 +0300715#if defined(CONFIG_X86) || defined(CONFIG_ARC)
Simon Glass48a33802013-03-05 14:39:52 +0000716 /*
717 * SDRAM and console are now initialised. The final stack can now
718 * be setup in SDRAM. Code execution will continue in Flash, but
719 * with the stack in SDRAM and Global Data in temporary memory
720 * (CPU cache)
721 */
Simon Glassf0c7d9c2015-08-10 20:44:32 -0600722 arch_setup_gd(gd->new_gd);
Simon Glass48a33802013-03-05 14:39:52 +0000723 board_init_f_r_trampoline(gd->start_addr_sp);
724#else
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000725 relocate_code(gd->start_addr_sp, gd->new_gd, gd->relocaddr);
Simon Glass48a33802013-03-05 14:39:52 +0000726#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000727
728 return 0;
729}
730#endif
731
732/* Record the board_init_f() bootstage (after arch_cpu_init()) */
733static int mark_bootstage(void)
734{
735 bootstage_mark_name(BOOTSTAGE_ID_START_UBOOT_F, "board_init_f");
736
737 return 0;
738}
739
Simon Glass9854a872015-11-08 23:47:48 -0700740static int initf_console_record(void)
741{
742#if defined(CONFIG_CONSOLE_RECORD) && defined(CONFIG_SYS_MALLOC_F_LEN)
743 return console_record_init();
744#else
745 return 0;
746#endif
747}
748
Simon Glassab7cd622014-07-23 06:55:04 -0600749static int initf_dm(void)
750{
751#if defined(CONFIG_DM) && defined(CONFIG_SYS_MALLOC_F_LEN)
752 int ret;
753
754 ret = dm_init_and_scan(true);
755 if (ret)
756 return ret;
757#endif
758
759 return 0;
760}
761
Simon Glass146251f2015-01-19 22:16:12 -0700762/* Architecture-specific memory reservation */
763__weak int reserve_arch(void)
764{
765 return 0;
766}
767
Simon Glassd4c671c2015-03-05 12:25:16 -0700768__weak int arch_cpu_init_dm(void)
769{
770 return 0;
771}
772
Simon Glass1938f4a2013-03-11 06:49:53 +0000773static init_fnc_t init_sequence_f[] = {
Simon Glassa733b062013-04-26 02:53:43 +0000774#ifdef CONFIG_SANDBOX
775 setup_ram_buf,
776#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000777 setup_mon_len,
Simon Glassb45122f2015-02-27 22:06:34 -0700778#ifdef CONFIG_OF_CONTROL
Simon Glass08793612015-02-27 22:06:35 -0700779 fdtdec_setup,
Simon Glassb45122f2015-02-27 22:06:34 -0700780#endif
Kevin Hilmand2107182014-12-09 15:03:58 -0800781#ifdef CONFIG_TRACE
Simon Glass71c52db2013-06-11 11:14:42 -0700782 trace_early_init,
Kevin Hilmand2107182014-12-09 15:03:58 -0800783#endif
Simon Glass768e0f52014-11-10 18:00:18 -0700784 initf_malloc,
Simon Glass9854a872015-11-08 23:47:48 -0700785 initf_console_record,
Simon Glasse4fef6c2013-03-11 14:30:42 +0000786#if defined(CONFIG_MPC85xx) || defined(CONFIG_MPC86xx)
787 /* TODO: can this go into arch_cpu_init()? */
788 probecpu,
789#endif
Bin Menga52a068e2015-08-20 06:40:18 -0700790#if defined(CONFIG_X86) && defined(CONFIG_HAVE_FSP)
791 x86_fsp_init,
792#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000793 arch_cpu_init, /* basic arch cpu dependent setup */
Simon Glass3ea09532014-09-03 17:36:59 -0600794 initf_dm,
Simon Glassd4c671c2015-03-05 12:25:16 -0700795 arch_cpu_init_dm,
Thomas Chou67521952015-10-30 15:35:51 +0800796 mark_bootstage, /* need timer, go after init dm */
Simon Glass1938f4a2013-03-11 06:49:53 +0000797#if defined(CONFIG_BOARD_EARLY_INIT_F)
798 board_early_init_f,
799#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000800 /* TODO: can any of this go into arch_cpu_init()? */
801#if defined(CONFIG_PPC) && !defined(CONFIG_8xx_CPUCLK_DEFAULT)
802 get_clocks, /* get CPU and bus clocks (etc.) */
803#if defined(CONFIG_TQM8xxL) && !defined(CONFIG_TQM866M) \
804 && !defined(CONFIG_TQM885D)
805 adjust_sdram_tbs_8xx,
806#endif
807 /* TODO: can we rename this to timer_init()? */
808 init_timebase,
809#endif
Bin Meng643b0f72015-10-22 19:13:33 -0700810#if defined(CONFIG_X86) || defined(CONFIG_ARM) || defined(CONFIG_MIPS) || \
Thomas Choua54915d2015-10-22 22:28:53 +0800811 defined(CONFIG_BLACKFIN) || defined(CONFIG_NDS32)
Simon Glass1938f4a2013-03-11 06:49:53 +0000812 timer_init, /* initialize timer */
Simon Glasse4fef6c2013-03-11 14:30:42 +0000813#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000814#ifdef CONFIG_SYS_ALLOC_DPRAM
815#if !defined(CONFIG_CPM2)
816 dpram_init,
817#endif
818#endif
819#if defined(CONFIG_BOARD_POSTCLK_INIT)
820 board_postclk_init,
821#endif
Peng Fan76648462015-10-30 17:30:02 +0800822#if defined(CONFIG_SYS_FSL_CLK) || defined(CONFIG_M68K)
angelo@sysam.ite310b932015-02-12 01:40:17 +0100823 get_clocks,
824#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000825 env_init, /* initialize environment */
Simon Glasse4fef6c2013-03-11 14:30:42 +0000826#if defined(CONFIG_8xx_CPUCLK_DEFAULT)
827 /* get CPU and bus clocks according to the environment variable */
828 get_clocks_866,
829 /* adjust sdram refresh rate according to the new clock */
830 sdram_adjust_866,
831 init_timebase,
832#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000833 init_baud_rate, /* initialze baudrate settings */
834 serial_init, /* serial communications setup */
835 console_init_f, /* stage 1 init of console */
Simon Glassa733b062013-04-26 02:53:43 +0000836#ifdef CONFIG_SANDBOX
837 sandbox_early_getopt_check,
838#endif
839#ifdef CONFIG_OF_CONTROL
840 fdtdec_prepare_fdt,
Simon Glass48a33802013-03-05 14:39:52 +0000841#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000842 display_options, /* say that we are here */
843 display_text_info, /* show debugging info if required */
Masahiro Yamada58dac322014-03-05 17:40:10 +0900844#if defined(CONFIG_MPC8260)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000845 prt_8260_rsr,
846 prt_8260_clks,
Masahiro Yamada58dac322014-03-05 17:40:10 +0900847#endif /* CONFIG_MPC8260 */
Simon Glasse4fef6c2013-03-11 14:30:42 +0000848#if defined(CONFIG_MPC83xx)
849 prt_83xx_rsr,
850#endif
angelo@sysam.ite310b932015-02-12 01:40:17 +0100851#if defined(CONFIG_PPC) || defined(CONFIG_M68K)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000852 checkcpu,
853#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000854 print_cpuinfo, /* display cpu info (and speed) */
Simon Glasse4fef6c2013-03-11 14:30:42 +0000855#if defined(CONFIG_MPC5xxx)
856 prt_mpc5xxx_clks,
857#endif /* CONFIG_MPC5xxx */
Simon Glass1938f4a2013-03-11 06:49:53 +0000858#if defined(CONFIG_DISPLAY_BOARDINFO)
Masahiro Yamada0365ffc2015-01-14 17:07:05 +0900859 show_board_info,
Simon Glass1938f4a2013-03-11 06:49:53 +0000860#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000861 INIT_FUNC_WATCHDOG_INIT
862#if defined(CONFIG_MISC_INIT_F)
863 misc_init_f,
864#endif
865 INIT_FUNC_WATCHDOG_RESET
Heiko Schocherea818db2013-01-29 08:53:15 +0100866#if defined(CONFIG_HARD_I2C) || defined(CONFIG_SYS_I2C)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000867 init_func_i2c,
868#endif
869#if defined(CONFIG_HARD_SPI)
870 init_func_spi,
871#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000872 announce_dram_init,
873 /* TODO: unify all these dram functions? */
Kun-Hua Huang2e88bb22015-08-24 14:52:35 +0800874#if defined(CONFIG_ARM) || defined(CONFIG_X86) || defined(CONFIG_NDS32) || \
875 defined(CONFIG_MICROBLAZE) || defined(CONFIG_AVR32)
Simon Glass1938f4a2013-03-11 06:49:53 +0000876 dram_init, /* configure available RAM banks */
877#endif
angelo@sysam.ite310b932015-02-12 01:40:17 +0100878#if defined(CONFIG_MIPS) || defined(CONFIG_PPC) || defined(CONFIG_M68K)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000879 init_func_ram,
880#endif
881#ifdef CONFIG_POST
882 post_init_f,
883#endif
884 INIT_FUNC_WATCHDOG_RESET
885#if defined(CONFIG_SYS_DRAM_TEST)
886 testdram,
887#endif /* CONFIG_SYS_DRAM_TEST */
888 INIT_FUNC_WATCHDOG_RESET
889
Simon Glass1938f4a2013-03-11 06:49:53 +0000890#ifdef CONFIG_POST
891 init_post,
892#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000893 INIT_FUNC_WATCHDOG_RESET
Simon Glass1938f4a2013-03-11 06:49:53 +0000894 /*
895 * Now that we have DRAM mapped and working, we can
896 * relocate the code and continue running from DRAM.
897 *
898 * Reserve memory at end of RAM for (top down in that order):
899 * - area that won't get touched by U-Boot and Linux (optional)
900 * - kernel log buffer
901 * - protected RAM
902 * - LCD framebuffer
903 * - monitor code
904 * - board info struct
905 */
906 setup_dest_addr,
Thomas Choubbfdff32015-10-27 11:23:39 +0800907#if defined(CONFIG_BLACKFIN)
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800908 /* Blackfin u-boot monitor should be on top of the ram */
909 reserve_uboot,
910#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000911#if defined(CONFIG_LOGBUFFER) && !defined(CONFIG_ALT_LB_ADDR)
912 reserve_logbuffer,
913#endif
914#ifdef CONFIG_PRAM
915 reserve_pram,
916#endif
917 reserve_round_4k,
918#if !(defined(CONFIG_SYS_ICACHE_OFF) && defined(CONFIG_SYS_DCACHE_OFF)) && \
919 defined(CONFIG_ARM)
920 reserve_mmu,
921#endif
922#ifdef CONFIG_LCD
923 reserve_lcd,
924#endif
Simon Glass71c52db2013-06-11 11:14:42 -0700925 reserve_trace,
Simon Glasse4fef6c2013-03-11 14:30:42 +0000926 /* TODO: Why the dependency on CONFIG_8xx? */
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800927#if defined(CONFIG_VIDEO) && (!defined(CONFIG_PPC) || defined(CONFIG_8xx)) && \
928 !defined(CONFIG_ARM) && !defined(CONFIG_X86) && \
angelo@sysam.it944ab342015-03-28 11:34:52 +0100929 !defined(CONFIG_BLACKFIN) && !defined(CONFIG_M68K)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000930 reserve_video,
931#endif
Thomas Choubbfdff32015-10-27 11:23:39 +0800932#if !defined(CONFIG_BLACKFIN)
Simon Glass1938f4a2013-03-11 06:49:53 +0000933 reserve_uboot,
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800934#endif
Simon Glass8cae8a62013-03-05 14:39:45 +0000935#ifndef CONFIG_SPL_BUILD
Simon Glass1938f4a2013-03-11 06:49:53 +0000936 reserve_malloc,
937 reserve_board,
Simon Glass8cae8a62013-03-05 14:39:45 +0000938#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000939 setup_machine,
940 reserve_global_data,
941 reserve_fdt,
Simon Glass146251f2015-01-19 22:16:12 -0700942 reserve_arch,
Simon Glass1938f4a2013-03-11 06:49:53 +0000943 reserve_stacks,
944 setup_dram_config,
945 show_dram_config,
Daniel Schwierzeckfb3db632015-11-01 17:36:13 +0100946#if defined(CONFIG_PPC) || defined(CONFIG_M68K) || defined(CONFIG_MIPS)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000947 setup_board_part1,
Daniel Schwierzeckfb3db632015-11-01 17:36:13 +0100948#endif
949#if defined(CONFIG_PPC) || defined(CONFIG_M68K)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000950 INIT_FUNC_WATCHDOG_RESET
951 setup_board_part2,
952#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000953 display_new_sp,
Simon Glasse4fef6c2013-03-11 14:30:42 +0000954#ifdef CONFIG_SYS_EXTBDINFO
955 setup_board_extra,
956#endif
957 INIT_FUNC_WATCHDOG_RESET
Simon Glass1938f4a2013-03-11 06:49:53 +0000958 reloc_fdt,
959 setup_reloc,
Alexey Brodkin3fb80162015-02-24 19:40:36 +0300960#if defined(CONFIG_X86) || defined(CONFIG_ARC)
Simon Glass313aef32015-01-01 16:18:09 -0700961 copy_uboot_to_ram,
962 clear_bss,
963 do_elf_reloc_fixups,
964#endif
Simon Glass808434c2013-11-10 10:26:59 -0700965#if !defined(CONFIG_ARM) && !defined(CONFIG_SANDBOX)
Simon Glass1938f4a2013-03-11 06:49:53 +0000966 jump_to_copy,
967#endif
968 NULL,
969};
970
971void board_init_f(ulong boot_flags)
972{
York Sun2a1680e2014-05-02 17:28:04 -0700973#ifdef CONFIG_SYS_GENERIC_GLOBAL_DATA
974 /*
975 * For some archtectures, global data is initialized and used before
976 * calling this function. The data should be preserved. For others,
977 * CONFIG_SYS_GENERIC_GLOBAL_DATA should be defined and use the stack
978 * here to host global data until relocation.
979 */
Simon Glass1938f4a2013-03-11 06:49:53 +0000980 gd_t data;
981
982 gd = &data;
983
David Fengcce6be72013-12-14 11:47:36 +0800984 /*
985 * Clear global data before it is accessed at debug print
986 * in initcall_run_list. Otherwise the debug print probably
987 * get the wrong vaule of gd->have_console.
988 */
David Fengcce6be72013-12-14 11:47:36 +0800989 zero_global_data();
990#endif
991
Simon Glass1938f4a2013-03-11 06:49:53 +0000992 gd->flags = boot_flags;
Alexey Brodkin9aed5a22013-11-27 22:32:40 +0400993 gd->have_console = 0;
Simon Glass1938f4a2013-03-11 06:49:53 +0000994
995 if (initcall_run_list(init_sequence_f))
996 hang();
997
Ben Stoltz9b217492015-07-31 09:31:37 -0600998#if !defined(CONFIG_ARM) && !defined(CONFIG_SANDBOX) && \
999 !defined(CONFIG_EFI_APP)
Simon Glass1938f4a2013-03-11 06:49:53 +00001000 /* NOTREACHED - jump_to_copy() does not return */
1001 hang();
1002#endif
1003}
1004
Alexey Brodkin3fb80162015-02-24 19:40:36 +03001005#if defined(CONFIG_X86) || defined(CONFIG_ARC)
Simon Glass48a33802013-03-05 14:39:52 +00001006/*
1007 * For now this code is only used on x86.
1008 *
1009 * init_sequence_f_r is the list of init functions which are run when
1010 * U-Boot is executing from Flash with a semi-limited 'C' environment.
1011 * The following limitations must be considered when implementing an
1012 * '_f_r' function:
1013 * - 'static' variables are read-only
1014 * - Global Data (gd->xxx) is read/write
1015 *
1016 * The '_f_r' sequence must, as a minimum, copy U-Boot to RAM (if
1017 * supported). It _should_, if possible, copy global data to RAM and
1018 * initialise the CPU caches (to speed up the relocation process)
1019 *
1020 * NOTE: At present only x86 uses this route, but it is intended that
1021 * all archs will move to this when generic relocation is implemented.
1022 */
1023static init_fnc_t init_sequence_f_r[] = {
1024 init_cache_f_r,
Simon Glass48a33802013-03-05 14:39:52 +00001025
1026 NULL,
1027};
1028
1029void board_init_f_r(void)
1030{
1031 if (initcall_run_list(init_sequence_f_r))
1032 hang();
1033
1034 /*
1035 * U-Boot has been copied into SDRAM, the BSS has been cleared etc.
1036 * Transfer execution from Flash to RAM by calculating the address
1037 * of the in-RAM copy of board_init_r() and calling it
1038 */
Alexey Brodkin7bf9f202015-02-25 17:59:02 +03001039 (board_init_r + gd->reloc_off)((gd_t *)gd, gd->relocaddr);
Simon Glass48a33802013-03-05 14:39:52 +00001040
1041 /* NOTREACHED - board_init_r() does not return */
1042 hang();
1043}
Alexey Brodkin5bcd19a2015-03-24 11:12:47 +03001044#endif /* CONFIG_X86 */