blob: 310c070e50f210b22b9d5c305a3bd9825e40fef6 [file] [log] [blame]
Jon Loeligerd9b94f22005-07-25 14:05:07 -05001/*
Kumar Gala8b47d7e2011-01-04 17:57:59 -06002 * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor.
Jon Loeligerd9b94f22005-07-25 14:05:07 -05003 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Jon Loeligerd9b94f22005-07-25 14:05:07 -05005 */
6
7/*
8 * mpc8548cds board configuration file
9 *
10 * Please refer to doc/README.mpc85xxcds for more info.
11 *
12 */
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
16/* High Level Configuration Options */
17#define CONFIG_BOOKE 1 /* BOOKE */
18#define CONFIG_E500 1 /* BOOKE e500 family */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050019
Wolfgang Denk2ae18242010-10-06 09:05:45 +020020#ifndef CONFIG_SYS_TEXT_BASE
21#define CONFIG_SYS_TEXT_BASE 0xfff80000
22#endif
23
Kumar Gala8b47d7e2011-01-04 17:57:59 -060024#define CONFIG_SYS_SRIO
25#define CONFIG_SRIO1 /* SRIO port 1 */
26
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050027#define CONFIG_PCI1 /* PCI controller 1 */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040028#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050029#undef CONFIG_PCI2
30#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000031#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala8ff3de62007-12-07 12:17:34 -060032#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala0151cba2008-10-21 11:33:58 -050033#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050034
35#define CONFIG_TSEC_ENET /* tsec ethernet support */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050036#define CONFIG_ENV_OVERWRITE
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050037#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
Kumar Gala2cfaa1a2008-01-16 01:45:10 -060038#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050039
Jon Loeliger25eedb22008-03-19 15:02:07 -050040#define CONFIG_FSL_VIA
Jon Loeliger25eedb22008-03-19 15:02:07 -050041
Jon Loeligerd9b94f22005-07-25 14:05:07 -050042#ifndef __ASSEMBLY__
43extern unsigned long get_clock_freq(void);
44#endif
45#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
46
47/*
48 * These can be toggled for performance analysis, otherwise use default.
49 */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050050#define CONFIG_L2_CACHE /* toggle L2 cache */
51#define CONFIG_BTB /* toggle branch predition */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050052
53/*
54 * Only possible on E500 Version 2 or newer cores.
55 */
56#define CONFIG_ENABLE_36BIT_PHYS 1
57
chenhui zhaob76aef62011-10-13 13:41:00 +080058#ifdef CONFIG_PHYS_64BIT
59#define CONFIG_ADDR_MAP
60#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
61#endif
62
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020063#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
64#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeligerd9b94f22005-07-25 14:05:07 -050065
Timur Tabie46fedf2011-08-04 18:03:41 -050066#define CONFIG_SYS_CCSRBAR 0xe0000000
67#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Jon Loeligerd9b94f22005-07-25 14:05:07 -050068
Jon Loeligere31d2c12008-03-18 13:51:06 -050069/* DDR Setup */
York Sun5614e712013-09-30 09:22:09 -070070#define CONFIG_SYS_FSL_DDR2
Jon Loeligere31d2c12008-03-18 13:51:06 -050071#undef CONFIG_FSL_DDR_INTERACTIVE
72#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
73#define CONFIG_DDR_SPD
Jon Loeligere31d2c12008-03-18 13:51:06 -050074
chenhui zhao867b06f2011-09-06 16:41:19 +000075#define CONFIG_DDR_ECC
Dave Liu9b0ad1b2008-10-28 17:53:38 +080076#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Jon Loeligere31d2c12008-03-18 13:51:06 -050077#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
78
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
80#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Jon Loeligerd9b94f22005-07-25 14:05:07 -050081
Jon Loeligere31d2c12008-03-18 13:51:06 -050082#define CONFIG_NUM_DDR_CONTROLLERS 1
83#define CONFIG_DIMM_SLOTS_PER_CTLR 1
84#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeligerd9b94f22005-07-25 14:05:07 -050085
Jon Loeligere31d2c12008-03-18 13:51:06 -050086/* I2C addresses of SPD EEPROMs */
87#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
88
89/* Make sure required options are set */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050090#ifndef CONFIG_SPD_EEPROM
91#error ("CONFIG_SPD_EEPROM is required")
92#endif
93
94#undef CONFIG_CLOCKS_IN_MHZ
chenhui zhaofff80972011-10-13 13:40:59 +080095/*
96 * Physical Address Map
97 *
98 * 32bit:
99 * 0x0000_0000 0x7fff_ffff DDR 2G cacheable
100 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable
101 * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable
102 * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable
103 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
104 * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable
105 * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable
106 * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable
107 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable
108 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
109 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
110 *
chenhui zhaob76aef62011-10-13 13:41:00 +0800111 * 36bit:
112 * 0x00000_0000 0x07fff_ffff DDR 2G cacheable
113 * 0xc0000_0000 0xc1fff_ffff PCI1 MEM 512M cacheable
114 * 0xc2000_0000 0xc3fff_ffff PCIe MEM 512M cacheable
115 * 0xc4000_0000 0xc5fff_ffff RapidIO 512M cacheable
116 * 0xfe000_0000 0xfe00f_ffff CCSR 1M non-cacheable
117 * 0xfe200_0000 0xfe20f_ffff PCI1 IO 1M non-cacheable
118 * 0xfe300_0000 0xfe30f_ffff PCIe IO 1M non-cacheable
119 * 0xff000_0000 0xff3ff_ffff SDRAM 64M cacheable
120 * 0xff800_0000 0xff80f_ffff NVRAM/CADMUS 1M non-cacheable
121 * 0xfff00_0000 0xfff7f_ffff FLASH (2nd bank) 8M non-cacheable
122 * 0xfff80_0000 0xfffff_ffff FLASH (boot bank) 8M non-cacheable
123 *
chenhui zhaofff80972011-10-13 13:40:59 +0800124 */
125
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500126/*
127 * Local Bus Definitions
128 */
129
130/*
131 * FLASH on the Local Bus
132 * Two banks, 8M each, using the CFI driver.
133 * Boot from BR0/OR0 bank at 0xff00_0000
134 * Alternate BR1/OR1 bank at 0xff80_0000
135 *
136 * BR0, BR1:
137 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
138 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
139 * Port Size = 16 bits = BRx[19:20] = 10
140 * Use GPCM = BRx[24:26] = 000
141 * Valid = BRx[31] = 1
142 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500143 * 0 4 8 12 16 20 24 28
144 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
145 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500146 *
147 * OR0, OR1:
148 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
149 * Reserved ORx[17:18] = 11, confusion here?
150 * CSNT = ORx[20] = 1
151 * ACS = half cycle delay = ORx[21:22] = 11
152 * SCY = 6 = ORx[24:27] = 0110
153 * TRLX = use relaxed timing = ORx[29] = 1
154 * EAD = use external address latch delay = OR[31] = 1
155 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500156 * 0 4 8 12 16 20 24 28
157 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500158 */
159
chenhui zhaofff80972011-10-13 13:40:59 +0800160#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
chenhui zhaob76aef62011-10-13 13:41:00 +0800161#ifdef CONFIG_PHYS_64BIT
162#define CONFIG_SYS_FLASH_BASE_PHYS 0xfff000000ull
163#else
chenhui zhaofff80972011-10-13 13:40:59 +0800164#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
chenhui zhaob76aef62011-10-13 13:41:00 +0800165#endif
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500166
chenhui zhaofff80972011-10-13 13:40:59 +0800167#define CONFIG_SYS_BR0_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000168 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x800000) | BR_PS_16 | BR_V)
chenhui zhaofff80972011-10-13 13:40:59 +0800169#define CONFIG_SYS_BR1_PRELIM \
170 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500171
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#define CONFIG_SYS_OR0_PRELIM 0xff806e65
173#define CONFIG_SYS_OR1_PRELIM 0xff806e65
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500174
chenhui zhaofff80972011-10-13 13:40:59 +0800175#define CONFIG_SYS_FLASH_BANKS_LIST \
176 {CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
178#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
179#undef CONFIG_SYS_FLASH_CHECKSUM
180#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
181#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500182
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200183#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500184
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200185#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200186#define CONFIG_SYS_FLASH_CFI
187#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500188
chenhui zhao867b06f2011-09-06 16:41:19 +0000189#define CONFIG_HWCONFIG /* enable hwconfig */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500190
191/*
192 * SDRAM on the Local Bus
193 */
chenhui zhaofff80972011-10-13 13:40:59 +0800194#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
chenhui zhaob76aef62011-10-13 13:41:00 +0800195#ifdef CONFIG_PHYS_64BIT
196#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS 0xff0000000ull
197#else
chenhui zhaofff80972011-10-13 13:40:59 +0800198#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS CONFIG_SYS_LBC_SDRAM_BASE
chenhui zhaob76aef62011-10-13 13:41:00 +0800199#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500201
202/*
203 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500205 *
206 * For BR2, need:
207 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
208 * port-size = 32-bits = BR2[19:20] = 11
209 * no parity checking = BR2[21:22] = 00
210 * SDRAM for MSEL = BR2[24:26] = 011
211 * Valid = BR[31] = 1
212 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500213 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500214 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
215 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200216 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500217 * FIXME: the top 17 bits of BR2.
218 */
219
chenhui zhaofff80972011-10-13 13:40:59 +0800220#define CONFIG_SYS_BR2_PRELIM \
221 (BR_PHYS_ADDR(CONFIG_SYS_LBC_SDRAM_BASE_PHYS) \
222 | BR_PS_32 | (3<<BR_MSEL_SHIFT) | BR_V)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500223
224/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500226 *
227 * For OR2, need:
228 * 64MB mask for AM, OR2[0:7] = 1111 1100
229 * XAM, OR2[17:18] = 11
230 * 9 columns OR2[19-21] = 010
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500231 * 13 rows OR2[23-25] = 100
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500232 * EAD set for extra time OR[31] = 1
233 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500234 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500235 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
236 */
237
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200238#define CONFIG_SYS_OR2_PRELIM 0xfc006901
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500239
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200240#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
241#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
242#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
243#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500244
245/*
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500246 * Common settings for all Local Bus SDRAM commands.
247 * At run time, either BSMA1516 (for CPU 1.1)
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500248 * or BSMA1617 (for CPU 1.0) (old)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500249 * is OR'ed in too.
250 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500251#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
252 | LSDMR_PRETOACT7 \
253 | LSDMR_ACTTORW7 \
254 | LSDMR_BL8 \
255 | LSDMR_WRC4 \
256 | LSDMR_CL3 \
257 | LSDMR_RFEN \
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500258 )
259
260/*
261 * The CADMUS registers are connected to CS3 on CDS.
262 * The new memory map places CADMUS at 0xf8000000.
263 *
264 * For BR3, need:
265 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
266 * port-size = 8-bits = BR[19:20] = 01
267 * no parity checking = BR[21:22] = 00
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500268 * GPMC for MSEL = BR[24:26] = 000
269 * Valid = BR[31] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500270 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500271 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500272 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
273 *
274 * For OR3, need:
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500275 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500276 * disable buffer ctrl OR[19] = 0
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500277 * CSNT OR[20] = 1
278 * ACS OR[21:22] = 11
279 * XACS OR[23] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500280 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500281 * SETA OR[28] = 0
282 * TRLX OR[29] = 1
283 * EHTR OR[30] = 1
284 * EAD extra time OR[31] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500285 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500286 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500287 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
288 */
289
Jon Loeliger25eedb22008-03-19 15:02:07 -0500290#define CONFIG_FSL_CADMUS
291
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500292#define CADMUS_BASE_ADDR 0xf8000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800293#ifdef CONFIG_PHYS_64BIT
294#define CADMUS_BASE_ADDR_PHYS 0xff8000000ull
295#else
chenhui zhaofff80972011-10-13 13:40:59 +0800296#define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR
chenhui zhaob76aef62011-10-13 13:41:00 +0800297#endif
chenhui zhaofff80972011-10-13 13:40:59 +0800298#define CONFIG_SYS_BR3_PRELIM \
299 (BR_PHYS_ADDR(CADMUS_BASE_ADDR_PHYS) | BR_PS_8 | BR_V)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500301
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200302#define CONFIG_SYS_INIT_RAM_LOCK 1
303#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200304#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500305
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200306#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200307#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500308
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200309#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
chenhui zhao867b06f2011-09-06 16:41:19 +0000310#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500311
312/* Serial Port */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500313#define CONFIG_CONS_INDEX 2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200314#define CONFIG_SYS_NS16550_SERIAL
315#define CONFIG_SYS_NS16550_REG_SIZE 1
316#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500317
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200318#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500319 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
320
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200321#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
322#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500323
Jon Loeliger20476722006-10-20 15:50:15 -0500324/*
325 * I2C
326 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200327#define CONFIG_SYS_I2C
328#define CONFIG_SYS_I2C_FSL
329#define CONFIG_SYS_FSL_I2C_SPEED 400000
330#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
331#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
332#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500333
Timur Tabie8d18542008-07-18 16:52:23 +0200334/* EEPROM */
335#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200336#define CONFIG_SYS_I2C_EEPROM_CCID
337#define CONFIG_SYS_ID_EEPROM
338#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
339#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
Timur Tabie8d18542008-07-18 16:52:23 +0200340
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500341/*
342 * General PCI
Sergei Shtylyov362dd832006-12-27 22:07:15 +0300343 * Memory space is mapped 1-1, but I/O space must start from 0.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500344 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600345#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800346#ifdef CONFIG_PHYS_64BIT
347#define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000
348#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
349#else
Kumar Gala10795f42008-12-02 16:08:36 -0600350#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600351#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800352#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200353#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600354#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600355#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800356#ifdef CONFIG_PHYS_64BIT
357#define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull
358#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200359#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800360#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200361#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500362
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500363#ifdef CONFIG_PCIE1
Kumar Galaf5fa8f32010-12-17 10:21:22 -0600364#define CONFIG_SYS_PCIE1_NAME "Slot"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600365#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800366#ifdef CONFIG_PHYS_64BIT
367#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
368#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc20000000ull
369#else
Kumar Gala10795f42008-12-02 16:08:36 -0600370#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600371#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800372#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200373#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600374#define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600375#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800376#ifdef CONFIG_PHYS_64BIT
377#define CONFIG_SYS_PCIE1_IO_PHYS 0xfe3000000ull
378#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200379#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800380#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200381#define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500382#endif
Zang Roy-r6191141fb7e02006-12-14 14:14:55 +0800383
384/*
385 * RapidIO MMU
386 */
chenhui zhaofff80972011-10-13 13:40:59 +0800387#define CONFIG_SYS_SRIO1_MEM_VIRT 0xc0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800388#ifdef CONFIG_PHYS_64BIT
389#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc40000000ull
390#else
chenhui zhaofff80972011-10-13 13:40:59 +0800391#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800392#endif
Kumar Gala8b47d7e2011-01-04 17:57:59 -0600393#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500394
Randy Vinson7f3f2bd2007-02-27 19:42:22 -0700395#ifdef CONFIG_LEGACY
396#define BRIDGE_ID 17
397#define VIA_ID 2
398#else
399#define BRIDGE_ID 28
400#define VIA_ID 4
401#endif
402
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500403#if defined(CONFIG_PCI)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500404#undef CONFIG_EEPRO100
405#undef CONFIG_TULIP
406
chenhui zhao867b06f2011-09-06 16:41:19 +0000407#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500408
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500409#endif /* CONFIG_PCI */
410
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500411#if defined(CONFIG_TSEC_ENET)
412
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500413#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips255a35772007-05-16 16:52:19 -0500414#define CONFIG_TSEC1 1
415#define CONFIG_TSEC1_NAME "eTSEC0"
416#define CONFIG_TSEC2 1
417#define CONFIG_TSEC2_NAME "eTSEC1"
418#define CONFIG_TSEC3 1
419#define CONFIG_TSEC3_NAME "eTSEC2"
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500420#define CONFIG_TSEC4
Kim Phillips255a35772007-05-16 16:52:19 -0500421#define CONFIG_TSEC4_NAME "eTSEC3"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500422#undef CONFIG_MPC85XX_FEC
423
chenhui zhaod3701222011-09-06 16:41:18 +0000424#define CONFIG_PHY_MARVELL
425
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500426#define TSEC1_PHY_ADDR 0
427#define TSEC2_PHY_ADDR 1
428#define TSEC3_PHY_ADDR 2
429#define TSEC4_PHY_ADDR 3
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500430
431#define TSEC1_PHYIDX 0
432#define TSEC2_PHYIDX 0
433#define TSEC3_PHYIDX 0
434#define TSEC4_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500435#define TSEC1_FLAGS TSEC_GIGABIT
436#define TSEC2_FLAGS TSEC_GIGABIT
437#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
438#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500439
440/* Options are: eTSEC[0-3] */
441#define CONFIG_ETHPRIME "eTSEC0"
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500442#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500443#endif /* CONFIG_TSEC_ENET */
444
445/*
446 * Environment
447 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200448#define CONFIG_ENV_IS_IN_FLASH 1
chenhui zhao867b06f2011-09-06 16:41:19 +0000449#if CONFIG_SYS_MONITOR_BASE > 0xfff80000
450#define CONFIG_ENV_ADDR 0xfff80000
451#else
452#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
453#endif
454#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K for env */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200455#define CONFIG_ENV_SIZE 0x2000
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500456
457#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200458#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500459
Jon Loeliger2835e512007-06-13 13:22:08 -0500460/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500461 * BOOTP options
462 */
463#define CONFIG_BOOTP_BOOTFILESIZE
464#define CONFIG_BOOTP_BOOTPATH
465#define CONFIG_BOOTP_GATEWAY
466#define CONFIG_BOOTP_HOSTNAME
467
Jon Loeliger659e2f62007-07-10 09:10:49 -0500468/*
Jon Loeliger2835e512007-06-13 13:22:08 -0500469 * Command line configuration.
470 */
Kumar Gala1c9aa762008-09-22 23:40:42 -0500471#define CONFIG_CMD_IRQ
Becky Bruce199e2622010-06-17 11:37:25 -0500472#define CONFIG_CMD_REGINFO
Jon Loeliger2835e512007-06-13 13:22:08 -0500473
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500474#if defined(CONFIG_PCI)
Jon Loeliger2835e512007-06-13 13:22:08 -0500475 #define CONFIG_CMD_PCI
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500476#endif
Jon Loeliger2835e512007-06-13 13:22:08 -0500477
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500478#undef CONFIG_WATCHDOG /* watchdog disabled */
479
480/*
481 * Miscellaneous configurable options
482 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200483#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kim Phillips5be58f52010-07-14 19:47:18 -0500484#define CONFIG_CMDLINE_EDITING /* Command-line editing */
485#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200486#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger2835e512007-06-13 13:22:08 -0500487#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200488#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500489#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200490#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500491#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200492#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
493#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
494#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500495
496/*
497 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500498 * have to be in the first 64 MB of memory, since this is
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500499 * the maximum mapped by the Linux kernel during initialization.
500 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500501#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
502#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500503
Jon Loeliger2835e512007-06-13 13:22:08 -0500504#if defined(CONFIG_CMD_KGDB)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500505#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500506#endif
507
508/*
509 * Environment Configuration
510 */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500511#if defined(CONFIG_TSEC_ENET)
Andy Fleming10327dc2007-08-16 16:35:02 -0500512#define CONFIG_HAS_ETH0
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500513#define CONFIG_HAS_ETH1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500514#define CONFIG_HAS_ETH2
Andy Fleming09f3e092006-09-13 10:34:18 -0500515#define CONFIG_HAS_ETH3
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500516#endif
517
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500518#define CONFIG_IPADDR 192.168.1.253
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500519
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500520#define CONFIG_HOSTNAME unknown
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000521#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000522#define CONFIG_BOOTFILE "8548cds/uImage.uboot"
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500523#define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500524
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500525#define CONFIG_SERVERIP 192.168.1.1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500526#define CONFIG_GATEWAYIP 192.168.1.1
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500527#define CONFIG_NETMASK 255.255.255.0
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500528
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500529#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500530
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500531#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500532
533#define CONFIG_BAUDRATE 115200
534
chenhui zhao867b06f2011-09-06 16:41:19 +0000535#define CONFIG_EXTRA_ENV_SETTINGS \
536 "hwconfig=fsl_ddr:ecc=off\0" \
537 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200538 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
chenhui zhao867b06f2011-09-06 16:41:19 +0000539 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut5368c552012-09-23 17:41:24 +0200540 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
541 " +$filesize; " \
542 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
543 " +$filesize; " \
544 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
545 " $filesize; " \
546 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
547 " +$filesize; " \
548 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
549 " $filesize\0" \
chenhui zhao867b06f2011-09-06 16:41:19 +0000550 "consoledev=ttyS1\0" \
551 "ramdiskaddr=2000000\0" \
552 "ramdiskfile=ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500553 "fdtaddr=1e00000\0" \
chenhui zhao867b06f2011-09-06 16:41:19 +0000554 "fdtfile=mpc8548cds.dtb\0"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500555
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500556#define CONFIG_NFSBOOTCOMMAND \
557 "setenv bootargs root=/dev/nfs rw " \
558 "nfsroot=$serverip:$rootpath " \
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500559 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500560 "console=$consoledev,$baudrate $othbootargs;" \
561 "tftp $loadaddr $bootfile;" \
Ed Swarthout4bf4abb2007-08-21 09:38:59 -0500562 "tftp $fdtaddr $fdtfile;" \
563 "bootm $loadaddr - $fdtaddr"
Andy Fleming8272dc22006-09-13 10:33:35 -0500564
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500565#define CONFIG_RAMBOOTCOMMAND \
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500566 "setenv bootargs root=/dev/ram rw " \
567 "console=$consoledev,$baudrate $othbootargs;" \
568 "tftp $ramdiskaddr $ramdiskfile;" \
569 "tftp $loadaddr $bootfile;" \
Ed Swarthout4bf4abb2007-08-21 09:38:59 -0500570 "tftp $fdtaddr $fdtfile;" \
571 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500572
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500573#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500574
575#endif /* __CONFIG_H */