blob: ef5ecba220f38a39d38faf2c92443dd43426e195 [file] [log] [blame]
stroese13fdf8a2003-09-12 08:55:18 +00001/*
2 * (C) Copyright 2001-2003
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405EP 1 /* This is a PPC405 CPU */
wdenkc837dcb2004-01-20 23:12:12 +000037#define CONFIG_4xx 1 /* ...member of PPC4xx family */
38#define CONFIG_PLU405 1 /* ...on a PLU405 board */
stroese13fdf8a2003-09-12 08:55:18 +000039
wdenkc837dcb2004-01-20 23:12:12 +000040#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
41#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
stroese13fdf8a2003-09-12 08:55:18 +000042
stroesea20b27a2004-12-16 18:05:42 +000043#define CONFIG_SYS_CLK_FREQ 33333400 /* external frequency to pll */
stroese13fdf8a2003-09-12 08:55:18 +000044
45#define CONFIG_BAUDRATE 9600
stroese13fdf8a2003-09-12 08:55:18 +000046
47#undef CONFIG_BOOTARGS
stroesea20b27a2004-12-16 18:05:42 +000048#undef CONFIG_BOOTCOMMAND
stroese13fdf8a2003-09-12 08:55:18 +000049
stroesea20b27a2004-12-16 18:05:42 +000050#define CONFIG_PREBOOT /* enable preboot variable */
51
stroese13fdf8a2003-09-12 08:55:18 +000052#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
53
stroesea20b27a2004-12-16 18:05:42 +000054#define CONFIG_NET_MULTI 1
Matthias Fuchsf9fc6a52007-03-07 15:32:01 +010055#undef CONFIG_HAS_ETH1
stroesea20b27a2004-12-16 18:05:42 +000056
stroese13fdf8a2003-09-12 08:55:18 +000057#define CONFIG_MII 1 /* MII PHY management */
wdenkc837dcb2004-01-20 23:12:12 +000058#define CONFIG_PHY_ADDR 0 /* PHY address */
stroesea20b27a2004-12-16 18:05:42 +000059#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
Matthias Fuchsf9fc6a52007-03-07 15:32:01 +010060#define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
stroesea20b27a2004-12-16 18:05:42 +000061
62#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
stroese13fdf8a2003-09-12 08:55:18 +000063
64#define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
65 CFG_CMD_DHCP | \
66 CFG_CMD_PCI | \
67 CFG_CMD_IRQ | \
68 CFG_CMD_IDE | \
stroesea20b27a2004-12-16 18:05:42 +000069 CFG_CMD_FAT | \
stroese13fdf8a2003-09-12 08:55:18 +000070 CFG_CMD_ELF | \
71 CFG_CMD_NAND | \
72 CFG_CMD_DATE | \
73 CFG_CMD_I2C | \
74 CFG_CMD_MII | \
75 CFG_CMD_PING | \
wdenkc837dcb2004-01-20 23:12:12 +000076 CFG_CMD_EEPROM )
stroese13fdf8a2003-09-12 08:55:18 +000077
78#define CONFIG_MAC_PARTITION
79#define CONFIG_DOS_PARTITION
80
stroesea20b27a2004-12-16 18:05:42 +000081#define CONFIG_SUPPORT_VFAT
82
83#define CONFIG_AUTO_UPDATE 1 /* autoupdate via compactflash */
stroesea20b27a2004-12-16 18:05:42 +000084
stroese13fdf8a2003-09-12 08:55:18 +000085/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
86#include <cmd_confdefs.h>
87
wdenkc837dcb2004-01-20 23:12:12 +000088#undef CONFIG_WATCHDOG /* watchdog disabled */
stroese13fdf8a2003-09-12 08:55:18 +000089
wdenkc837dcb2004-01-20 23:12:12 +000090#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
91#define CFG_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
stroese13fdf8a2003-09-12 08:55:18 +000092
wdenkc837dcb2004-01-20 23:12:12 +000093#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
stroese13fdf8a2003-09-12 08:55:18 +000094
95/*
96 * Miscellaneous configurable options
97 */
98#define CFG_LONGHELP /* undef to save memory */
99#define CFG_PROMPT "=> " /* Monitor Command Prompt */
100
101#undef CFG_HUSH_PARSER /* use "hush" command parser */
102#ifdef CFG_HUSH_PARSER
wdenkc837dcb2004-01-20 23:12:12 +0000103#define CFG_PROMPT_HUSH_PS2 "> "
stroese13fdf8a2003-09-12 08:55:18 +0000104#endif
105
106#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
wdenkc837dcb2004-01-20 23:12:12 +0000107#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
stroese13fdf8a2003-09-12 08:55:18 +0000108#else
wdenkc837dcb2004-01-20 23:12:12 +0000109#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
stroese13fdf8a2003-09-12 08:55:18 +0000110#endif
111#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
112#define CFG_MAXARGS 16 /* max number of command args */
113#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
114
wdenkc837dcb2004-01-20 23:12:12 +0000115#define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
stroese13fdf8a2003-09-12 08:55:18 +0000116
wdenkc837dcb2004-01-20 23:12:12 +0000117#define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
stroese13fdf8a2003-09-12 08:55:18 +0000118
stroesea20b27a2004-12-16 18:05:42 +0000119#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
120
stroese13fdf8a2003-09-12 08:55:18 +0000121#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
122#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
123
wdenkc837dcb2004-01-20 23:12:12 +0000124#undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
125#define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
126#define CFG_BASE_BAUD 691200
127#undef CONFIG_UART1_CONSOLE /* define for uart1 as console */
stroese13fdf8a2003-09-12 08:55:18 +0000128
129/* The following table includes the supported baudrates */
wdenkc837dcb2004-01-20 23:12:12 +0000130#define CFG_BAUDRATE_TABLE \
stroese13fdf8a2003-09-12 08:55:18 +0000131 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
132 57600, 115200, 230400, 460800, 921600 }
133
134#define CFG_LOAD_ADDR 0x100000 /* default load address */
135#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
136
wdenkc837dcb2004-01-20 23:12:12 +0000137#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
stroese13fdf8a2003-09-12 08:55:18 +0000138
139#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
stroesea20b27a2004-12-16 18:05:42 +0000140#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
141
142/* Only interrupt boot if space is pressed */
143/* If a long serial cable is connected but */
144/* other end is dead, garbage will be read */
145#define CONFIG_AUTOBOOT_KEYED 1
146#define CONFIG_AUTOBOOT_PROMPT "Press SPACE to abort autoboot in %d seconds\n"
147#undef CONFIG_AUTOBOOT_DELAY_STR
148#define CONFIG_AUTOBOOT_STOP_STR " "
stroese13fdf8a2003-09-12 08:55:18 +0000149
wdenkc837dcb2004-01-20 23:12:12 +0000150#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
stroese13fdf8a2003-09-12 08:55:18 +0000151
wdenkc837dcb2004-01-20 23:12:12 +0000152#define CFG_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
stroese13fdf8a2003-09-12 08:55:18 +0000153
154/*-----------------------------------------------------------------------
155 * NAND-FLASH stuff
156 *-----------------------------------------------------------------------
157 */
Matthias Fuchsbd84ee42007-07-09 10:10:06 +0200158#define CFG_NAND_BASE_LIST { CFG_NAND_BASE }
159#define NAND_MAX_CHIPS 1
160#define CFG_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
161#define NAND_BIG_DELAY_US 25
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100162
Matthias Fuchsbd84ee42007-07-09 10:10:06 +0200163#define CFG_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
164#define CFG_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
165#define CFG_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
166#define CFG_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
stroese13fdf8a2003-09-12 08:55:18 +0000167
stroesea20b27a2004-12-16 18:05:42 +0000168#define CFG_NAND_SKIP_BAD_DOT_I 1 /* ".i" read skips bad blocks */
169
stroese13fdf8a2003-09-12 08:55:18 +0000170/*-----------------------------------------------------------------------
171 * PCI stuff
172 *-----------------------------------------------------------------------
173 */
stroesea20b27a2004-12-16 18:05:42 +0000174#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
175#define PCI_HOST_FORCE 1 /* configure as pci host */
176#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
stroese13fdf8a2003-09-12 08:55:18 +0000177
stroesea20b27a2004-12-16 18:05:42 +0000178#define CONFIG_PCI /* include pci support */
179#define CONFIG_PCI_HOST PCI_HOST_HOST /* select pci host function */
180#define CONFIG_PCI_PNP /* do pci plug-and-play */
181 /* resource configuration */
stroese13fdf8a2003-09-12 08:55:18 +0000182
stroesea20b27a2004-12-16 18:05:42 +0000183#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
stroese13fdf8a2003-09-12 08:55:18 +0000184
stroesea20b27a2004-12-16 18:05:42 +0000185#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
186
187#define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
188#define CFG_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
189#define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
190#define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
stroese81b83c92005-05-03 06:12:20 +0000191#define CFG_PCI_PTM1MS 0xf8000001 /* 128MB, enable hard-wired to 1 */
stroesea20b27a2004-12-16 18:05:42 +0000192#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
193#define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
194#define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
195#define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
stroese13fdf8a2003-09-12 08:55:18 +0000196
197/*-----------------------------------------------------------------------
198 * IDE/ATA stuff
199 *-----------------------------------------------------------------------
200 */
wdenkc837dcb2004-01-20 23:12:12 +0000201#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
202#undef CONFIG_IDE_LED /* no led for ide supported */
stroese13fdf8a2003-09-12 08:55:18 +0000203#define CONFIG_IDE_RESET 1 /* reset for ide supported */
204
wdenkc837dcb2004-01-20 23:12:12 +0000205#define CFG_IDE_MAXBUS 1 /* max. 1 IDE busses */
206#define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
stroese13fdf8a2003-09-12 08:55:18 +0000207
wdenkc837dcb2004-01-20 23:12:12 +0000208#define CFG_ATA_BASE_ADDR 0xF0100000
209#define CFG_ATA_IDE0_OFFSET 0x0000
stroese13fdf8a2003-09-12 08:55:18 +0000210
211#define CFG_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
wdenkc837dcb2004-01-20 23:12:12 +0000212#define CFG_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
stroese13fdf8a2003-09-12 08:55:18 +0000213#define CFG_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
214
215/*
216 * For booting Linux, the board info and command line data
217 * have to be in the first 8 MB of memory, since this is
218 * the maximum mapped by the Linux kernel during initialization.
219 */
220#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
221/*-----------------------------------------------------------------------
222 * FLASH organization
223 */
224#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
225
226#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
227#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
228
229#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
230#define CFG_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
231
wdenkc837dcb2004-01-20 23:12:12 +0000232#define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
233#define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
234#define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
stroese13fdf8a2003-09-12 08:55:18 +0000235/*
236 * The following defines are added for buggy IOP480 byte interface.
237 * All other boards should use the standard values (CPCI405 etc.)
238 */
wdenkc837dcb2004-01-20 23:12:12 +0000239#define CFG_FLASH_READ0 0x0000 /* 0 is standard */
240#define CFG_FLASH_READ1 0x0001 /* 1 is standard */
241#define CFG_FLASH_READ2 0x0002 /* 2 is standard */
stroese13fdf8a2003-09-12 08:55:18 +0000242
wdenkc837dcb2004-01-20 23:12:12 +0000243#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
stroese13fdf8a2003-09-12 08:55:18 +0000244
stroese13fdf8a2003-09-12 08:55:18 +0000245/*-----------------------------------------------------------------------
246 * Start addresses for the final memory configuration
247 * (Set up by the startup code)
248 * Please note that CFG_SDRAM_BASE _must_ start at 0
249 */
250#define CFG_SDRAM_BASE 0x00000000
251#define CFG_FLASH_BASE 0xFFFC0000
252#define CFG_MONITOR_BASE TEXT_BASE
253#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
254#define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
255
256#if (CFG_MONITOR_BASE < FLASH_BASE0_PRELIM)
257# define CFG_RAMBOOT 1
258#else
259# undef CFG_RAMBOOT
260#endif
261
262/*-----------------------------------------------------------------------
263 * Environment Variable setup
264 */
wdenkc837dcb2004-01-20 23:12:12 +0000265#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
266#define CFG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
267#define CFG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
stroese13fdf8a2003-09-12 08:55:18 +0000268 /* total size of a CAT24WC16 is 2048 bytes */
269
stroese13fdf8a2003-09-12 08:55:18 +0000270/*-----------------------------------------------------------------------
271 * I2C EEPROM (CAT24WC16) for environment
272 */
273#define CONFIG_HARD_I2C /* I2c with hardware support */
274#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
275#define CFG_I2C_SLAVE 0x7F
276
277#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT24WC08 */
Matthias Fuchsbd84ee42007-07-09 10:10:06 +0200278
stroese13fdf8a2003-09-12 08:55:18 +0000279/* CAT24WC08/16... */
wdenkc837dcb2004-01-20 23:12:12 +0000280#define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
281/* mask of address bits that overflow into the "EEPROM chip address" */
stroese13fdf8a2003-09-12 08:55:18 +0000282#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
283#define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
284 /* 16 byte page write mode using*/
wdenkc837dcb2004-01-20 23:12:12 +0000285 /* last 4 bits of the address */
stroese13fdf8a2003-09-12 08:55:18 +0000286#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
287#define CFG_EEPROM_PAGE_WRITE_ENABLE
288
289/*-----------------------------------------------------------------------
290 * Cache Configuration
291 */
Wolfgang Denk0c8721a2005-09-23 11:05:55 +0200292#define CFG_DCACHE_SIZE 16384 /* For AMCC 405 CPUs, older 405 ppc's */
wdenkc837dcb2004-01-20 23:12:12 +0000293 /* have only 8kB, 16kB is save here */
stroese13fdf8a2003-09-12 08:55:18 +0000294#define CFG_CACHELINE_SIZE 32 /* ... */
295#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
296#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
297#endif
298
299/*-----------------------------------------------------------------------
300 * External Bus Controller (EBC) Setup
301 */
302
wdenkc837dcb2004-01-20 23:12:12 +0000303#define CAN_BA 0xF0000000 /* CAN Base Address */
304#define DUART0_BA 0xF0000400 /* DUART Base Address */
305#define DUART1_BA 0xF0000408 /* DUART Base Address */
306#define RTC_BA 0xF0000500 /* RTC Base Address */
307#define VGA_BA 0xF1000000 /* Epson VGA Base Address */
308#define CFG_NAND_BASE 0xF4000000 /* NAND FLASH Base Address */
stroese13fdf8a2003-09-12 08:55:18 +0000309
wdenkc837dcb2004-01-20 23:12:12 +0000310/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
311#define CFG_EBC_PB0AP 0x92015480
312/*#define CFG_EBC_PB0AP 0x08055880 /XXX* TWT=16,CSN=1,OEN=1,WBN=1,WBF=1,TH=4,SOR=1 */
313#define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
stroese13fdf8a2003-09-12 08:55:18 +0000314
wdenkc837dcb2004-01-20 23:12:12 +0000315/* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */
316#define CFG_EBC_PB1AP 0x92015480
317#define CFG_EBC_PB1CR 0xF4018000 /* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */
stroese13fdf8a2003-09-12 08:55:18 +0000318
wdenkc837dcb2004-01-20 23:12:12 +0000319/* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
320#define CFG_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
321#define CFG_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
stroese13fdf8a2003-09-12 08:55:18 +0000322
wdenkc837dcb2004-01-20 23:12:12 +0000323/* Memory Bank 3 (16 Bit Peripheral: FPGA internal, dig. IO) initialization */
324#define CFG_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
325#define CFG_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
stroese13fdf8a2003-09-12 08:55:18 +0000326
327/*-----------------------------------------------------------------------
328 * FPGA stuff
329 */
330
wdenkc837dcb2004-01-20 23:12:12 +0000331#define CFG_FPGA_BASE_ADDR 0xF0100100 /* FPGA internal Base Address */
stroese13fdf8a2003-09-12 08:55:18 +0000332
333/* FPGA internal regs */
wdenkc837dcb2004-01-20 23:12:12 +0000334#define CFG_FPGA_CTRL 0x000
stroese13fdf8a2003-09-12 08:55:18 +0000335
336/* FPGA Control Reg */
wdenkc837dcb2004-01-20 23:12:12 +0000337#define CFG_FPGA_CTRL_CF_RESET 0x0001
338#define CFG_FPGA_CTRL_WDI 0x0002
stroese13fdf8a2003-09-12 08:55:18 +0000339#define CFG_FPGA_CTRL_PS2_RESET 0x0020
340
wdenkc837dcb2004-01-20 23:12:12 +0000341#define CFG_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
342#define CFG_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
stroese13fdf8a2003-09-12 08:55:18 +0000343
344/* FPGA program pin configuration */
wdenkc837dcb2004-01-20 23:12:12 +0000345#define CFG_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
346#define CFG_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
347#define CFG_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
348#define CFG_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
349#define CFG_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
stroese13fdf8a2003-09-12 08:55:18 +0000350
351/*-----------------------------------------------------------------------
352 * Definitions for initial stack pointer and data area (in data cache)
353 */
354/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
wdenkc837dcb2004-01-20 23:12:12 +0000355#define CFG_TEMP_STACK_OCM 1
stroese13fdf8a2003-09-12 08:55:18 +0000356
357/* On Chip Memory location */
358#define CFG_OCM_DATA_ADDR 0xF8000000
359#define CFG_OCM_DATA_SIZE 0x1000
360#define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
361#define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
362
363#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
364#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
wdenkc837dcb2004-01-20 23:12:12 +0000365#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
stroese13fdf8a2003-09-12 08:55:18 +0000366
367/*-----------------------------------------------------------------------
368 * Definitions for GPIO setup (PPC405EP specific)
369 *
wdenkc837dcb2004-01-20 23:12:12 +0000370 * GPIO0[0] - External Bus Controller BLAST output
371 * GPIO0[1-9] - Instruction trace outputs -> GPIO
stroese13fdf8a2003-09-12 08:55:18 +0000372 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
373 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
374 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
375 * GPIO0[24-27] - UART0 control signal inputs/outputs
376 * GPIO0[28-29] - UART1 data signal input/output
377 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
378 */
wdenkc837dcb2004-01-20 23:12:12 +0000379#define CFG_GPIO0_OSRH 0x40000550
380#define CFG_GPIO0_OSRL 0x00000110
381#define CFG_GPIO0_ISR1H 0x00000000
382#define CFG_GPIO0_ISR1L 0x15555445
383#define CFG_GPIO0_TSRH 0x00000000
384#define CFG_GPIO0_TSRL 0x00000000
385#define CFG_GPIO0_TCR 0xF7FE0014
stroese13fdf8a2003-09-12 08:55:18 +0000386
wdenkc837dcb2004-01-20 23:12:12 +0000387#define CFG_DUART_RST (0x80000000 >> 14)
stroese13fdf8a2003-09-12 08:55:18 +0000388
389/*
390 * Internal Definitions
391 *
392 * Boot Flags
393 */
394#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
395#define BOOTFLAG_WARM 0x02 /* Software reboot */
396
397/*
398 * Default speed selection (cpu_plb_opb_ebc) in mhz.
399 * This value will be set if iic boot eprom is disabled.
400 */
401#if 0
wdenkc837dcb2004-01-20 23:12:12 +0000402#define PLLMR0_DEFAULT PLLMR0_266_133_66_33
403#define PLLMR1_DEFAULT PLLMR1_266_133_66_33
stroese13fdf8a2003-09-12 08:55:18 +0000404#endif
405#if 0
wdenkc837dcb2004-01-20 23:12:12 +0000406#define PLLMR0_DEFAULT PLLMR0_200_100_50_33
407#define PLLMR1_DEFAULT PLLMR1_200_100_50_33
stroese13fdf8a2003-09-12 08:55:18 +0000408#endif
409#if 1
wdenkc837dcb2004-01-20 23:12:12 +0000410#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
411#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
stroese13fdf8a2003-09-12 08:55:18 +0000412#endif
413
414#endif /* __CONFIG_H */