Lokesh Vutla | 3ef5ebe | 2013-02-17 23:34:35 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2013 |
| 3 | * Texas Instruments Incorporated. |
| 4 | * Sricharan R <r.sricharan@ti.com> |
| 5 | * |
| 6 | * Derived from OMAP4 done by: |
| 7 | * Aneesh V <aneesh@ti.com> |
| 8 | * |
| 9 | * TI OMAP5 AND DRA7XX common configuration settings |
| 10 | * |
| 11 | * See file CREDITS for list of people who contributed to this |
| 12 | * project. |
| 13 | * |
| 14 | * This program is free software; you can redistribute it and/or |
| 15 | * modify it under the terms of the GNU General Public License as |
| 16 | * published by the Free Software Foundation; either version 2 of |
| 17 | * the License, or (at your option) any later version. |
| 18 | * |
| 19 | * This program is distributed in the hope that it will be useful, |
| 20 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 21 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 22 | * GNU General Public License for more details. |
| 23 | * |
| 24 | * You should have received a copy of the GNU General Public License |
| 25 | * along with this program; if not, write to the Free Software |
| 26 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 27 | * MA 02111-1307 USA |
| 28 | */ |
| 29 | |
| 30 | #ifndef __CONFIG_OMAP5_COMMON_H |
| 31 | #define __CONFIG_OMAP5_COMMON_H |
| 32 | |
| 33 | /* |
| 34 | * High Level Configuration Options |
| 35 | */ |
| 36 | #define CONFIG_OMAP /* in a TI OMAP core */ |
| 37 | #define CONFIG_OMAP54XX /* which is a 54XX */ |
| 38 | #define CONFIG_OMAP_GPIO |
| 39 | |
| 40 | /* Get CPU defs */ |
| 41 | #include <asm/arch/cpu.h> |
| 42 | #include <asm/arch/omap.h> |
| 43 | |
| 44 | /* Display CPU and Board Info */ |
| 45 | #define CONFIG_DISPLAY_CPUINFO |
| 46 | #define CONFIG_DISPLAY_BOARDINFO |
| 47 | |
| 48 | /* Clock Defines */ |
| 49 | #define V_OSCK 19200000 /* Clock output from T2 */ |
| 50 | #define V_SCLK V_OSCK |
| 51 | |
| 52 | #define CONFIG_MISC_INIT_R |
| 53 | |
| 54 | #define CONFIG_OF_LIBFDT |
| 55 | #define CONFIG_CMD_BOOTZ |
| 56 | |
| 57 | #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ |
| 58 | #define CONFIG_SETUP_MEMORY_TAGS |
| 59 | #define CONFIG_INITRD_TAG |
| 60 | |
| 61 | /* |
| 62 | * Size of malloc() pool |
| 63 | * Total Size Environment - 128k |
| 64 | * Malloc - add 256k |
| 65 | */ |
| 66 | #define CONFIG_ENV_SIZE (128 << 10) |
| 67 | #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (256 << 10)) |
| 68 | /* Vector Base */ |
| 69 | #define CONFIG_SYS_CA9_VECTOR_BASE SRAM_ROM_VECT_BASE |
| 70 | |
| 71 | /* |
| 72 | * Hardware drivers |
| 73 | */ |
| 74 | |
| 75 | /* |
| 76 | * serial port - NS16550 compatible |
| 77 | */ |
| 78 | #define V_NS16550_CLK 48000000 |
| 79 | |
| 80 | #define CONFIG_SYS_NS16550 |
| 81 | #define CONFIG_SYS_NS16550_SERIAL |
| 82 | #define CONFIG_SYS_NS16550_REG_SIZE (-4) |
| 83 | #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK |
| 84 | #define CONFIG_CONS_INDEX 3 |
| 85 | #define CONFIG_SYS_NS16550_COM3 UART3_BASE |
| 86 | |
| 87 | #define CONFIG_BAUDRATE 115200 |
Tom Rini | dd2445e | 2013-04-05 06:21:46 +0000 | [diff] [blame] | 88 | |
Lokesh Vutla | 3ef5ebe | 2013-02-17 23:34:35 +0000 | [diff] [blame] | 89 | /* I2C */ |
| 90 | #define CONFIG_HARD_I2C |
| 91 | #define CONFIG_SYS_I2C_SPEED 100000 |
| 92 | #define CONFIG_SYS_I2C_SLAVE 1 |
| 93 | #define CONFIG_DRIVER_OMAP34XX_I2C |
| 94 | #define CONFIG_I2C_MULTI_BUS |
| 95 | |
Lokesh Vutla | 3ef5ebe | 2013-02-17 23:34:35 +0000 | [diff] [blame] | 96 | /* MMC */ |
| 97 | #define CONFIG_GENERIC_MMC |
| 98 | #define CONFIG_MMC |
| 99 | #define CONFIG_OMAP_HSMMC |
| 100 | #define CONFIG_DOS_PARTITION |
| 101 | |
Lokesh Vutla | 3ef5ebe | 2013-02-17 23:34:35 +0000 | [diff] [blame] | 102 | #define CONFIG_SYS_CONSOLE_IS_IN_ENV |
| 103 | |
| 104 | /* Flash */ |
| 105 | #define CONFIG_SYS_NO_FLASH |
| 106 | |
| 107 | /* Cache */ |
| 108 | #define CONFIG_SYS_CACHELINE_SIZE 64 |
| 109 | #define CONFIG_SYS_CACHELINE_SHIFT 6 |
| 110 | |
| 111 | /* commands to include */ |
| 112 | #include <config_cmd_default.h> |
| 113 | |
| 114 | /* Enabled commands */ |
| 115 | #define CONFIG_CMD_EXT2 /* EXT2 Support */ |
| 116 | #define CONFIG_CMD_FAT /* FAT support */ |
| 117 | #define CONFIG_CMD_I2C /* I2C serial bus support */ |
| 118 | #define CONFIG_CMD_MMC /* MMC support */ |
Lokesh Vutla | 3ef5ebe | 2013-02-17 23:34:35 +0000 | [diff] [blame] | 119 | |
| 120 | /* Disabled commands */ |
| 121 | #undef CONFIG_CMD_NET |
| 122 | #undef CONFIG_CMD_NFS |
| 123 | #undef CONFIG_CMD_FPGA /* FPGA configuration Support */ |
| 124 | #undef CONFIG_CMD_IMLS /* List all found images */ |
| 125 | |
| 126 | /* |
| 127 | * Environment setup |
| 128 | */ |
| 129 | |
| 130 | #define CONFIG_BOOTDELAY 3 |
SRICHARAN R | 143070d | 2013-04-04 23:39:27 +0000 | [diff] [blame] | 131 | #define CONFIG_ENV_VARS_UBOOT_CONFIG |
| 132 | #define CONFIG_CMD_FS_GENERIC |
| 133 | #define CONFIG_CMD_EXT2 |
| 134 | #define CONFIG_CMD_EXT4 |
Lokesh Vutla | 3ef5ebe | 2013-02-17 23:34:35 +0000 | [diff] [blame] | 135 | |
| 136 | #define CONFIG_ENV_OVERWRITE |
| 137 | |
Tom Rini | 9552ee3 | 2013-04-05 06:21:45 +0000 | [diff] [blame] | 138 | #ifndef PARTS_DEFAULT |
| 139 | #define PARTS_DEFAULT |
| 140 | #endif |
| 141 | |
Lokesh Vutla | 3ef5ebe | 2013-02-17 23:34:35 +0000 | [diff] [blame] | 142 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 143 | "loadaddr=0x82000000\0" \ |
| 144 | "console=ttyO2,115200n8\0" \ |
SRICHARAN R | d3501ed | 2013-04-01 05:52:39 +0000 | [diff] [blame] | 145 | "fdt_high=0xffffffff\0" \ |
SRICHARAN R | 143070d | 2013-04-04 23:39:27 +0000 | [diff] [blame] | 146 | "fdtaddr=0x80f80000\0" \ |
| 147 | "bootpart=0:2\0" \ |
| 148 | "bootdir=/boot\0" \ |
SRICHARAN R | aaed0a2 | 2013-04-04 23:39:47 +0000 | [diff] [blame] | 149 | "bootfile=zImage\0" \ |
Lokesh Vutla | 3ef5ebe | 2013-02-17 23:34:35 +0000 | [diff] [blame] | 150 | "usbtty=cdc_acm\0" \ |
| 151 | "vram=16M\0" \ |
Tom Rini | 9552ee3 | 2013-04-05 06:21:45 +0000 | [diff] [blame] | 152 | "partitions=" PARTS_DEFAULT "\0" \ |
Lokesh Vutla | 3ef5ebe | 2013-02-17 23:34:35 +0000 | [diff] [blame] | 153 | "mmcdev=0\0" \ |
| 154 | "mmcroot=/dev/mmcblk0p2 rw\0" \ |
| 155 | "mmcrootfstype=ext3 rootwait\0" \ |
| 156 | "mmcargs=setenv bootargs console=${console} " \ |
| 157 | "vram=${vram} " \ |
| 158 | "root=${mmcroot} " \ |
| 159 | "rootfstype=${mmcrootfstype}\0" \ |
| 160 | "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \ |
| 161 | "bootscript=echo Running bootscript from mmc${mmcdev} ...; " \ |
| 162 | "source ${loadaddr}\0" \ |
Nishanth Menon | 78fd004 | 2013-04-01 05:52:40 +0000 | [diff] [blame] | 163 | "loadbootenv=fatload mmc ${mmcdev} ${loadaddr} uEnv.txt\0" \ |
| 164 | "importbootenv=echo Importing environment from mmc${mmcdev} ...; " \ |
| 165 | "env import -t ${loadaddr} ${filesize}\0" \ |
SRICHARAN R | 143070d | 2013-04-04 23:39:27 +0000 | [diff] [blame] | 166 | "loadimage=load mmc ${bootpart} ${loadaddr} ${bootdir}/${bootfile}\0" \ |
Lokesh Vutla | 3ef5ebe | 2013-02-17 23:34:35 +0000 | [diff] [blame] | 167 | "mmcboot=echo Booting from mmc${mmcdev} ...; " \ |
| 168 | "run mmcargs; " \ |
SRICHARAN R | aaed0a2 | 2013-04-04 23:39:47 +0000 | [diff] [blame] | 169 | "bootz ${loadaddr} - ${fdtaddr}\0" \ |
SRICHARAN R | 143070d | 2013-04-04 23:39:27 +0000 | [diff] [blame] | 170 | "findfdt="\ |
| 171 | "if test $board_name = omap5_uevm; then " \ |
| 172 | "setenv fdtfile omap5-uevm.dtb; fi;\0 " \ |
| 173 | "loadfdt=load mmc ${bootpart} ${fdtaddr} ${bootdir}/${fdtfile};\0" \ |
Lokesh Vutla | 3ef5ebe | 2013-02-17 23:34:35 +0000 | [diff] [blame] | 174 | |
| 175 | #define CONFIG_BOOTCOMMAND \ |
SRICHARAN R | 143070d | 2013-04-04 23:39:27 +0000 | [diff] [blame] | 176 | "run findfdt; " \ |
Lokesh Vutla | 3ef5ebe | 2013-02-17 23:34:35 +0000 | [diff] [blame] | 177 | "mmc dev ${mmcdev}; if mmc rescan; then " \ |
| 178 | "if run loadbootscript; then " \ |
| 179 | "run bootscript; " \ |
| 180 | "else " \ |
Nishanth Menon | 78fd004 | 2013-04-01 05:52:40 +0000 | [diff] [blame] | 181 | "if run loadbootenv; then " \ |
| 182 | "run importbootenv; " \ |
| 183 | "fi;" \ |
| 184 | "if test -n ${uenvcmd}; then " \ |
| 185 | "echo Running uenvcmd ...;" \ |
| 186 | "run uenvcmd;" \ |
| 187 | "fi;" \ |
| 188 | "fi;" \ |
SRICHARAN R | 143070d | 2013-04-04 23:39:27 +0000 | [diff] [blame] | 189 | "if run loadimage; then " \ |
| 190 | "run loadfdt; " \ |
Nishanth Menon | 78fd004 | 2013-04-01 05:52:40 +0000 | [diff] [blame] | 191 | "run mmcboot; " \ |
Lokesh Vutla | 3ef5ebe | 2013-02-17 23:34:35 +0000 | [diff] [blame] | 192 | "fi; " \ |
| 193 | "fi" |
| 194 | |
| 195 | #define CONFIG_AUTO_COMPLETE 1 |
| 196 | |
| 197 | /* |
| 198 | * Miscellaneous configurable options |
| 199 | */ |
| 200 | |
| 201 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 202 | #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ |
| 203 | #define CONFIG_SYS_CBSIZE 256 |
| 204 | /* Print Buffer Size */ |
| 205 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ |
| 206 | sizeof(CONFIG_SYS_PROMPT) + 16) |
| 207 | #define CONFIG_SYS_MAXARGS 16 |
| 208 | /* Boot Argument Buffer Size */ |
| 209 | #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE) |
| 210 | |
| 211 | /* |
| 212 | * memtest setup |
| 213 | */ |
| 214 | #define CONFIG_SYS_MEMTEST_START 0x80000000 |
| 215 | #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (32 << 20)) |
| 216 | |
| 217 | /* Default load address */ |
| 218 | #define CONFIG_SYS_LOAD_ADDR 0x80000000 |
| 219 | |
| 220 | /* Use General purpose timer 1 */ |
| 221 | #define CONFIG_SYS_TIMERBASE GPT2_BASE |
| 222 | #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ |
| 223 | #define CONFIG_SYS_HZ 1000 |
| 224 | |
| 225 | /* |
| 226 | * SDRAM Memory Map |
| 227 | * Even though we use two CS all the memory |
| 228 | * is mapped to one contiguous block |
| 229 | */ |
| 230 | #define CONFIG_NR_DRAM_BANKS 1 |
| 231 | |
| 232 | #define CONFIG_SYS_SDRAM_BASE 0x80000000 |
| 233 | #define CONFIG_SYS_INIT_SP_ADDR (NON_SECURE_SRAM_END - \ |
| 234 | GENERATED_GBL_DATA_SIZE) |
| 235 | |
| 236 | #define CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS |
| 237 | |
| 238 | /* Defines for SDRAM init */ |
| 239 | #ifndef CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS |
| 240 | #define CONFIG_SYS_AUTOMATIC_SDRAM_DETECTION |
| 241 | #define CONFIG_SYS_DEFAULT_LPDDR2_TIMINGS |
| 242 | #endif |
| 243 | |
| 244 | /* Defines for SPL */ |
| 245 | #define CONFIG_SPL |
| 246 | #define CONFIG_SPL_FRAMEWORK |
| 247 | #define CONFIG_SPL_TEXT_BASE 0x40300350 |
| 248 | #define CONFIG_SPL_MAX_SIZE 0x19000 /* 100K */ |
| 249 | #define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR |
| 250 | #define CONFIG_SPL_DISPLAY_PRINT |
| 251 | |
| 252 | #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */ |
| 253 | #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x200 /* 256 KB */ |
| 254 | #define CONFIG_SYS_MMC_SD_FAT_BOOT_PARTITION 1 |
| 255 | #define CONFIG_SPL_FAT_LOAD_PAYLOAD_NAME "u-boot.img" |
| 256 | |
| 257 | #define CONFIG_SPL_LIBCOMMON_SUPPORT |
| 258 | #define CONFIG_SPL_LIBDISK_SUPPORT |
| 259 | #define CONFIG_SPL_I2C_SUPPORT |
| 260 | #define CONFIG_SPL_MMC_SUPPORT |
| 261 | #define CONFIG_SPL_FAT_SUPPORT |
| 262 | #define CONFIG_SPL_LIBGENERIC_SUPPORT |
| 263 | #define CONFIG_SPL_SERIAL_SUPPORT |
| 264 | #define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds" |
| 265 | |
| 266 | /* |
| 267 | * 64 bytes before this address should be set aside for u-boot.img's |
| 268 | * header. That is 80E7FFC0--0x80E80000 should not be used for any |
| 269 | * other needs. |
| 270 | */ |
| 271 | #define CONFIG_SYS_TEXT_BASE 0x80E80000 |
| 272 | |
| 273 | /* |
| 274 | * BSS and malloc area 64MB into memory to allow enough |
| 275 | * space for the kernel at the beginning of memory |
| 276 | */ |
| 277 | #define CONFIG_SPL_BSS_START_ADDR 0x84000000 |
| 278 | #define CONFIG_SPL_BSS_MAX_SIZE 0x100000 /* 1 MB */ |
| 279 | #define CONFIG_SYS_SPL_MALLOC_START 0x84100000 |
| 280 | #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 /* 1 MB */ |
| 281 | #define CONFIG_SPL_GPIO_SUPPORT |
| 282 | |
| 283 | #endif /* __CONFIG_OMAP5_COMMON_H */ |