blob: d8bb5aab1feba2b1d8a07a4d05274cbf88eb703f [file] [log] [blame]
Marek Vasut86d2d702023-09-17 16:11:31 +02001// SPDX-License-Identifier: GPL-2.0
Marek Vasutf77b5a42018-01-08 14:01:40 +01002/*
Marek Vasut86d2d702023-09-17 16:11:31 +02003 * r8a77970 Clock Pulse Generator / Module Standby and Software Reset
Marek Vasutf77b5a42018-01-08 14:01:40 +01004 *
Marek Vasut86d2d702023-09-17 16:11:31 +02005 * Copyright (C) 2017-2018 Cogent Embedded Inc.
Marek Vasutf77b5a42018-01-08 14:01:40 +01006 *
Marek Vasut86d2d702023-09-17 16:11:31 +02007 * Based on r8a7795-cpg-mssr.c
Marek Vasutf77b5a42018-01-08 14:01:40 +01008 *
Marek Vasut86d2d702023-09-17 16:11:31 +02009 * Copyright (C) 2015 Glider bvba
Marek Vasutf77b5a42018-01-08 14:01:40 +010010 */
11
Marek Vasutf77b5a42018-01-08 14:01:40 +010012#include <clk-uclass.h>
13#include <dm.h>
Simon Glasscd93d622020-05-10 11:40:13 -060014#include <linux/bitops.h>
Marek Vasutf77b5a42018-01-08 14:01:40 +010015
16#include <dt-bindings/clock/r8a77970-cpg-mssr.h>
17
18#include "renesas-cpg-mssr.h"
Marek Vasut58f17882018-01-08 17:09:45 +010019#include "rcar-gen3-cpg.h"
Marek Vasutf77b5a42018-01-08 14:01:40 +010020
Marek Vasutf7b4e4c2021-04-25 21:10:40 +020021#define CPG_SD0CKCR 0x0074
22
Marek Vasutf11c9672018-01-08 16:05:28 +010023enum clk_ids {
24 /* Core Clock Outputs exported to DT */
25 LAST_DT_CORE_CLK = R8A77970_CLK_OSC,
26
27 /* External Input Clocks */
28 CLK_EXTAL,
29 CLK_EXTALR,
30
31 /* Internal Core Clocks */
32 CLK_MAIN,
33 CLK_PLL0,
34 CLK_PLL1,
Marek Vasutf11c9672018-01-08 16:05:28 +010035 CLK_PLL3,
Marek Vasutf11c9672018-01-08 16:05:28 +010036 CLK_PLL1_DIV2,
37 CLK_PLL1_DIV4,
Marek Vasutf11c9672018-01-08 16:05:28 +010038
39 /* Module Clocks */
40 MOD_CLK_BASE
41};
42
Marek Vasut86d2d702023-09-17 16:11:31 +020043static const struct cpg_core_clk r8a77970_core_clks[] __initconst = {
Marek Vasutf77b5a42018-01-08 14:01:40 +010044 /* External Clock Inputs */
Marek Vasutf7b4e4c2021-04-25 21:10:40 +020045 DEF_INPUT("extal", CLK_EXTAL),
46 DEF_INPUT("extalr", CLK_EXTALR),
Marek Vasutf77b5a42018-01-08 14:01:40 +010047
48 /* Internal Core Clocks */
Marek Vasutf7b4e4c2021-04-25 21:10:40 +020049 DEF_BASE(".main", CLK_MAIN, CLK_TYPE_GEN3_MAIN, CLK_EXTAL),
50 DEF_BASE(".pll0", CLK_PLL0, CLK_TYPE_GEN3_PLL0, CLK_MAIN),
51 DEF_BASE(".pll1", CLK_PLL1, CLK_TYPE_GEN3_PLL1, CLK_MAIN),
52 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN),
Marek Vasutf77b5a42018-01-08 14:01:40 +010053
Marek Vasutf7b4e4c2021-04-25 21:10:40 +020054 DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2, CLK_PLL1, 2, 1),
55 DEF_FIXED(".pll1_div4", CLK_PLL1_DIV4, CLK_PLL1_DIV2, 2, 1),
Marek Vasutf77b5a42018-01-08 14:01:40 +010056
57 /* Core Clock Outputs */
Marek Vasut86d2d702023-09-17 16:11:31 +020058 DEF_FIXED("z2", R8A77970_CLK_Z2, CLK_PLL1_DIV4, 1, 1),
Marek Vasutf7b4e4c2021-04-25 21:10:40 +020059 DEF_FIXED("ztr", R8A77970_CLK_ZTR, CLK_PLL1_DIV2, 6, 1),
60 DEF_FIXED("ztrd2", R8A77970_CLK_ZTRD2, CLK_PLL1_DIV2, 12, 1),
61 DEF_FIXED("zt", R8A77970_CLK_ZT, CLK_PLL1_DIV2, 4, 1),
62 DEF_FIXED("zx", R8A77970_CLK_ZX, CLK_PLL1_DIV2, 3, 1),
63 DEF_FIXED("s1d1", R8A77970_CLK_S1D1, CLK_PLL1_DIV2, 4, 1),
64 DEF_FIXED("s1d2", R8A77970_CLK_S1D2, CLK_PLL1_DIV2, 8, 1),
65 DEF_FIXED("s1d4", R8A77970_CLK_S1D4, CLK_PLL1_DIV2, 16, 1),
66 DEF_FIXED("s2d1", R8A77970_CLK_S2D1, CLK_PLL1_DIV2, 6, 1),
67 DEF_FIXED("s2d2", R8A77970_CLK_S2D2, CLK_PLL1_DIV2, 12, 1),
68 DEF_FIXED("s2d4", R8A77970_CLK_S2D4, CLK_PLL1_DIV2, 24, 1),
Marek Vasutf77b5a42018-01-08 14:01:40 +010069
Marek Vasutf7b4e4c2021-04-25 21:10:40 +020070 DEF_BASE("sd0h", R8A77970_CLK_SD0H, CLK_TYPE_R8A77970_SD0H,
71 CLK_PLL1_DIV2),
72 DEF_BASE("sd0", R8A77970_CLK_SD0, CLK_TYPE_R8A77970_SD0, CLK_PLL1_DIV2),
Marek Vasutf77b5a42018-01-08 14:01:40 +010073
Marek Vasutf7b4e4c2021-04-25 21:10:40 +020074 DEF_FIXED("rpc", R8A77970_CLK_RPC, CLK_PLL1_DIV2, 5, 1),
75 DEF_FIXED("rpcd2", R8A77970_CLK_RPCD2, CLK_PLL1_DIV2, 10, 1),
Marek Vasutf77b5a42018-01-08 14:01:40 +010076
Marek Vasutf7b4e4c2021-04-25 21:10:40 +020077 DEF_FIXED("cl", R8A77970_CLK_CL, CLK_PLL1_DIV2, 48, 1),
78 DEF_FIXED("cp", R8A77970_CLK_CP, CLK_EXTAL, 2, 1),
79 DEF_FIXED("cpex", R8A77970_CLK_CPEX, CLK_EXTAL, 2, 1),
Marek Vasutf77b5a42018-01-08 14:01:40 +010080
Marek Vasutf7b4e4c2021-04-25 21:10:40 +020081 DEF_DIV6P1("canfd", R8A77970_CLK_CANFD, CLK_PLL1_DIV4, 0x244),
82 DEF_DIV6P1("mso", R8A77970_CLK_MSO, CLK_PLL1_DIV4, 0x014),
83 DEF_DIV6P1("csi0", R8A77970_CLK_CSI0, CLK_PLL1_DIV4, 0x00c),
Marek Vasutf77b5a42018-01-08 14:01:40 +010084
Marek Vasutf7b4e4c2021-04-25 21:10:40 +020085 DEF_FIXED("osc", R8A77970_CLK_OSC, CLK_PLL1_DIV2, 12*1024, 1),
86 DEF_FIXED("r", R8A77970_CLK_R, CLK_EXTALR, 1, 1),
Marek Vasutf77b5a42018-01-08 14:01:40 +010087};
88
Marek Vasut86d2d702023-09-17 16:11:31 +020089static const struct mssr_mod_clk r8a77970_mod_clks[] __initconst = {
Marek Vasutf7b4e4c2021-04-25 21:10:40 +020090 DEF_MOD("tmu4", 121, R8A77970_CLK_S2D2),
91 DEF_MOD("tmu3", 122, R8A77970_CLK_S2D2),
92 DEF_MOD("tmu2", 123, R8A77970_CLK_S2D2),
93 DEF_MOD("tmu1", 124, R8A77970_CLK_S2D2),
94 DEF_MOD("tmu0", 125, R8A77970_CLK_CP),
Marek Vasutf77b5a42018-01-08 14:01:40 +010095 DEF_MOD("ivcp1e", 127, R8A77970_CLK_S2D1),
Marek Vasutf7b4e4c2021-04-25 21:10:40 +020096 DEF_MOD("scif4", 203, R8A77970_CLK_S2D4),
97 DEF_MOD("scif3", 204, R8A77970_CLK_S2D4),
98 DEF_MOD("scif1", 206, R8A77970_CLK_S2D4),
99 DEF_MOD("scif0", 207, R8A77970_CLK_S2D4),
Marek Vasutf77b5a42018-01-08 14:01:40 +0100100 DEF_MOD("msiof3", 208, R8A77970_CLK_MSO),
101 DEF_MOD("msiof2", 209, R8A77970_CLK_MSO),
102 DEF_MOD("msiof1", 210, R8A77970_CLK_MSO),
103 DEF_MOD("msiof0", 211, R8A77970_CLK_MSO),
Marek Vasutf7b4e4c2021-04-25 21:10:40 +0200104 DEF_MOD("mfis", 213, R8A77970_CLK_S2D2),
105 DEF_MOD("sys-dmac2", 217, R8A77970_CLK_S2D1),
106 DEF_MOD("sys-dmac1", 218, R8A77970_CLK_S2D1),
107 DEF_MOD("cmt3", 300, R8A77970_CLK_R),
108 DEF_MOD("cmt2", 301, R8A77970_CLK_R),
109 DEF_MOD("cmt1", 302, R8A77970_CLK_R),
110 DEF_MOD("cmt0", 303, R8A77970_CLK_R),
111 DEF_MOD("tpu0", 304, R8A77970_CLK_S2D4),
112 DEF_MOD("sd-if", 314, R8A77970_CLK_SD0),
113 DEF_MOD("rwdt", 402, R8A77970_CLK_R),
Marek Vasutf77b5a42018-01-08 14:01:40 +0100114 DEF_MOD("intc-ex", 407, R8A77970_CLK_CP),
Marek Vasutf7b4e4c2021-04-25 21:10:40 +0200115 DEF_MOD("intc-ap", 408, R8A77970_CLK_S2D1),
116 DEF_MOD("hscif3", 517, R8A77970_CLK_S2D1),
117 DEF_MOD("hscif2", 518, R8A77970_CLK_S2D1),
118 DEF_MOD("hscif1", 519, R8A77970_CLK_S2D1),
119 DEF_MOD("hscif0", 520, R8A77970_CLK_S2D1),
Marek Vasutf77b5a42018-01-08 14:01:40 +0100120 DEF_MOD("thermal", 522, R8A77970_CLK_CP),
121 DEF_MOD("pwm", 523, R8A77970_CLK_S2D4),
122 DEF_MOD("fcpvd0", 603, R8A77970_CLK_S2D1),
123 DEF_MOD("vspd0", 623, R8A77970_CLK_S2D1),
124 DEF_MOD("csi40", 716, R8A77970_CLK_CSI0),
125 DEF_MOD("du0", 724, R8A77970_CLK_S2D1),
126 DEF_MOD("lvds", 727, R8A77970_CLK_S2D1),
127 DEF_MOD("vin3", 808, R8A77970_CLK_S2D1),
128 DEF_MOD("vin2", 809, R8A77970_CLK_S2D1),
129 DEF_MOD("vin1", 810, R8A77970_CLK_S2D1),
130 DEF_MOD("vin0", 811, R8A77970_CLK_S2D1),
131 DEF_MOD("etheravb", 812, R8A77970_CLK_S2D2),
Marek Vasutf77b5a42018-01-08 14:01:40 +0100132 DEF_MOD("gpio5", 907, R8A77970_CLK_CP),
133 DEF_MOD("gpio4", 908, R8A77970_CLK_CP),
134 DEF_MOD("gpio3", 909, R8A77970_CLK_CP),
135 DEF_MOD("gpio2", 910, R8A77970_CLK_CP),
136 DEF_MOD("gpio1", 911, R8A77970_CLK_CP),
137 DEF_MOD("gpio0", 912, R8A77970_CLK_CP),
138 DEF_MOD("can-fd", 914, R8A77970_CLK_S2D2),
Marek Vasutf7b4e4c2021-04-25 21:10:40 +0200139 DEF_MOD("rpc-if", 917, R8A77970_CLK_RPC),
Marek Vasutf77b5a42018-01-08 14:01:40 +0100140 DEF_MOD("i2c4", 927, R8A77970_CLK_S2D2),
141 DEF_MOD("i2c3", 928, R8A77970_CLK_S2D2),
142 DEF_MOD("i2c2", 929, R8A77970_CLK_S2D2),
143 DEF_MOD("i2c1", 930, R8A77970_CLK_S2D2),
144 DEF_MOD("i2c0", 931, R8A77970_CLK_S2D2),
145};
146
Marek Vasut7c885562018-01-16 19:23:17 +0100147/*
148 * CPG Clock Data
149 */
150
151/*
152 * MD EXTAL PLL0 PLL1 PLL3
153 * 14 13 19 (MHz)
154 *-------------------------------------------------
155 * 0 0 0 16.66 x 1 x192 x192 x96
156 * 0 0 1 16.66 x 1 x192 x192 x80
157 * 0 1 0 20 x 1 x160 x160 x80
158 * 0 1 1 20 x 1 x160 x160 x66
159 * 1 0 0 27 / 2 x236 x236 x118
160 * 1 0 1 27 / 2 x236 x236 x98
161 * 1 1 0 33.33 / 2 x192 x192 x96
162 * 1 1 1 33.33 / 2 x192 x192 x80
163 */
164#define CPG_PLL_CONFIG_INDEX(md) ((((md) & BIT(14)) >> 12) | \
165 (((md) & BIT(13)) >> 12) | \
166 (((md) & BIT(19)) >> 19))
167
Marek Vasut86d2d702023-09-17 16:11:31 +0200168static const struct rcar_gen3_cpg_pll_config cpg_pll_configs[8] __initconst = {
Marek Vasut7c885562018-01-16 19:23:17 +0100169 /* EXTAL div PLL1 mult/div PLL3 mult/div */
170 { 1, 192, 1, 96, 1, },
171 { 1, 192, 1, 80, 1, },
172 { 1, 160, 1, 80, 1, },
173 { 1, 160, 1, 66, 1, },
174 { 2, 236, 1, 118, 1, },
175 { 2, 236, 1, 98, 1, },
176 { 2, 192, 1, 96, 1, },
177 { 2, 192, 1, 80, 1, },
178};
179
Marek Vasutf77b5a42018-01-08 14:01:40 +0100180static const struct mstp_stop_table r8a77970_mstp_table[] = {
Marek Vasutff50b322018-01-15 00:58:35 +0100181 { 0x00230000, 0x0, 0x00230000, 0 },
Marek Vasut3934b412020-04-25 14:57:45 +0200182 { 0x0be00000, 0x0, 0x0be00000, 0 },
183 { 0x04062fd8, 0x2080, 0x04062fd8, 0 },
184 { 0x00c0c0df, 0x0, 0x00c0c0df, 0 },
185 { 0x80000004, 0x180, 0x80000004, 0 },
186 { 0x00de0028, 0x0, 0x00de0028, 0 },
187 { 0x00800008, 0x0, 0x00800008, 0 },
188 { 0x09010000, 0x0, 0x09010000, 0 },
189 { 0x7ff21f00, 0x0, 0x7ff21f00, 0 },
190 { 0xf8025f84, 0x0, 0xf8025f84, 0 },
191 { 0x00000000, 0x0, 0x00000000, 0 },
192 { 0x00000000, 0x0, 0x00000000, 0 },
Marek Vasutf77b5a42018-01-08 14:01:40 +0100193};
194
Marek Vasut7c885562018-01-16 19:23:17 +0100195static const void *r8a77970_get_pll_config(const u32 cpg_mode)
196{
197 return &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
198}
199
Marek Vasutf77b5a42018-01-08 14:01:40 +0100200static const struct cpg_mssr_info r8a77970_cpg_mssr_info = {
201 .core_clk = r8a77970_core_clks,
202 .core_clk_size = ARRAY_SIZE(r8a77970_core_clks),
203 .mod_clk = r8a77970_mod_clks,
204 .mod_clk_size = ARRAY_SIZE(r8a77970_mod_clks),
205 .mstp_table = r8a77970_mstp_table,
206 .mstp_table_size = ARRAY_SIZE(r8a77970_mstp_table),
207 .reset_node = "renesas,r8a77970-rst",
Marek Vasute9354092021-04-25 21:53:05 +0200208 .reset_modemr_offset = CPG_RST_MODEMR,
Marek Vasutf77b5a42018-01-08 14:01:40 +0100209 .extalr_node = "extalr",
Marek Vasutf11c9672018-01-08 16:05:28 +0100210 .mod_clk_base = MOD_CLK_BASE,
211 .clk_extal_id = CLK_EXTAL,
212 .clk_extalr_id = CLK_EXTALR,
Marek Vasut7c885562018-01-16 19:23:17 +0100213 .get_pll_config = r8a77970_get_pll_config,
Marek Vasutf77b5a42018-01-08 14:01:40 +0100214};
215
Marek Vasut326e05c2023-01-26 21:02:03 +0100216static const struct udevice_id r8a77970_cpg_ids[] = {
Marek Vasutf77b5a42018-01-08 14:01:40 +0100217 {
218 .compatible = "renesas,r8a77970-cpg-mssr",
219 .data = (ulong)&r8a77970_cpg_mssr_info
220 },
221 { }
222};
223
Marek Vasut326e05c2023-01-26 21:02:03 +0100224U_BOOT_DRIVER(cpg_r8a77970) = {
225 .name = "cpg_r8a77970",
226 .id = UCLASS_NOP,
227 .of_match = r8a77970_cpg_ids,
228 .bind = gen3_cpg_bind,
Marek Vasutf77b5a42018-01-08 14:01:40 +0100229};