Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 2 | /* |
| 3 | * Renesas RCar Gen3 CPG MSSR driver |
| 4 | * |
| 5 | * Copyright (C) 2017-2018 Marek Vasut <marek.vasut@gmail.com> |
| 6 | * |
| 7 | * Based on the following driver from Linux kernel: |
| 8 | * r8a7796 Clock Pulse Generator / Module Standby and Software Reset |
| 9 | * |
| 10 | * Copyright (C) 2016 Glider bvba |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 11 | */ |
| 12 | |
| 13 | #ifndef __DRIVERS_CLK_RENESAS_CPG_MSSR__ |
| 14 | #define __DRIVERS_CLK_RENESAS_CPG_MSSR__ |
| 15 | |
Simon Glass | cd93d62 | 2020-05-10 11:40:13 -0600 | [diff] [blame^] | 16 | #include <linux/bitops.h> |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 17 | struct cpg_mssr_info { |
| 18 | const struct cpg_core_clk *core_clk; |
| 19 | unsigned int core_clk_size; |
| 20 | const struct mssr_mod_clk *mod_clk; |
| 21 | unsigned int mod_clk_size; |
| 22 | const struct mstp_stop_table *mstp_table; |
| 23 | unsigned int mstp_table_size; |
| 24 | const char *reset_node; |
| 25 | const char *extalr_node; |
Marek Vasut | dedb60f | 2018-01-08 16:38:51 +0100 | [diff] [blame] | 26 | const char *extal_usb_node; |
Marek Vasut | f11c967 | 2018-01-08 16:05:28 +0100 | [diff] [blame] | 27 | unsigned int mod_clk_base; |
| 28 | unsigned int clk_extal_id; |
| 29 | unsigned int clk_extalr_id; |
Marek Vasut | dedb60f | 2018-01-08 16:38:51 +0100 | [diff] [blame] | 30 | unsigned int clk_extal_usb_id; |
| 31 | unsigned int pll0_div; |
Marek Vasut | 7c88556 | 2018-01-16 19:23:17 +0100 | [diff] [blame] | 32 | const void *(*get_pll_config)(const u32 cpg_mode); |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 33 | }; |
| 34 | |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 35 | /* |
| 36 | * Definitions of CPG Core Clocks |
| 37 | * |
| 38 | * These include: |
| 39 | * - Clock outputs exported to DT |
| 40 | * - External input clocks |
| 41 | * - Internal CPG clocks |
| 42 | */ |
| 43 | struct cpg_core_clk { |
| 44 | /* Common */ |
| 45 | const char *name; |
| 46 | unsigned int id; |
| 47 | unsigned int type; |
| 48 | /* Depending on type */ |
| 49 | unsigned int parent; /* Core Clocks only */ |
| 50 | unsigned int div; |
| 51 | unsigned int mult; |
| 52 | unsigned int offset; |
| 53 | }; |
| 54 | |
| 55 | enum clk_types { |
| 56 | /* Generic */ |
| 57 | CLK_TYPE_IN, /* External Clock Input */ |
| 58 | CLK_TYPE_FF, /* Fixed Factor Clock */ |
Marek Vasut | 28b8f22 | 2018-01-18 00:05:28 +0100 | [diff] [blame] | 59 | CLK_TYPE_DIV6P1, /* DIV6 Clock with 1 parent clock */ |
| 60 | CLK_TYPE_DIV6_RO, /* DIV6 Clock read only with extra divisor */ |
Marek Vasut | 72242e5 | 2019-03-04 21:38:10 +0100 | [diff] [blame] | 61 | CLK_TYPE_FR, /* Fixed Rate Clock */ |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 62 | |
| 63 | /* Custom definitions start here */ |
| 64 | CLK_TYPE_CUSTOM, |
| 65 | }; |
| 66 | |
| 67 | #define DEF_TYPE(_name, _id, _type...) \ |
| 68 | { .name = _name, .id = _id, .type = _type } |
| 69 | #define DEF_BASE(_name, _id, _type, _parent...) \ |
| 70 | DEF_TYPE(_name, _id, _type, .parent = _parent) |
| 71 | |
| 72 | #define DEF_INPUT(_name, _id) \ |
| 73 | DEF_TYPE(_name, _id, CLK_TYPE_IN) |
| 74 | #define DEF_FIXED(_name, _id, _parent, _div, _mult) \ |
| 75 | DEF_BASE(_name, _id, CLK_TYPE_FF, _parent, .div = _div, .mult = _mult) |
Marek Vasut | 28b8f22 | 2018-01-18 00:05:28 +0100 | [diff] [blame] | 76 | #define DEF_DIV6P1(_name, _id, _parent, _offset) \ |
| 77 | DEF_BASE(_name, _id, CLK_TYPE_DIV6P1, _parent, .offset = _offset) |
| 78 | #define DEF_DIV6_RO(_name, _id, _parent, _offset, _div) \ |
| 79 | DEF_BASE(_name, _id, CLK_TYPE_DIV6_RO, _parent, .offset = _offset, .div = _div, .mult = 1) |
Marek Vasut | 72242e5 | 2019-03-04 21:38:10 +0100 | [diff] [blame] | 80 | #define DEF_RATE(_name, _id, _rate) \ |
| 81 | DEF_TYPE(_name, _id, CLK_TYPE_FR, .mult = _rate) |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 82 | |
| 83 | /* |
| 84 | * Definitions of Module Clocks |
| 85 | */ |
| 86 | struct mssr_mod_clk { |
| 87 | const char *name; |
| 88 | unsigned int id; |
| 89 | unsigned int parent; /* Add MOD_CLK_BASE for Module Clocks */ |
| 90 | }; |
| 91 | |
| 92 | /* Convert from sparse base-100 to packed index space */ |
| 93 | #define MOD_CLK_PACK(x) ((x) - ((x) / 100) * (100 - 32)) |
| 94 | |
| 95 | #define MOD_CLK_ID(x) (MOD_CLK_BASE + MOD_CLK_PACK(x)) |
| 96 | |
| 97 | #define DEF_MOD(_name, _mod, _parent...) \ |
| 98 | { .name = _name, .id = MOD_CLK_ID(_mod), .parent = _parent } |
| 99 | |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 100 | struct mstp_stop_table { |
Marek Vasut | ff50b32 | 2018-01-15 00:58:35 +0100 | [diff] [blame] | 101 | u32 sdis; |
| 102 | u32 sen; |
| 103 | u32 rdis; |
| 104 | u32 ren; |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 105 | }; |
| 106 | |
| 107 | #define TSTR0 0x04 |
| 108 | #define TSTR0_STR0 BIT(0) |
| 109 | |
Marek Vasut | d262867 | 2018-01-15 16:44:39 +0100 | [diff] [blame] | 110 | bool renesas_clk_is_mod(struct clk *clk); |
| 111 | int renesas_clk_get_mod(struct clk *clk, struct cpg_mssr_info *info, |
| 112 | const struct mssr_mod_clk **mssr); |
| 113 | int renesas_clk_get_core(struct clk *clk, struct cpg_mssr_info *info, |
| 114 | const struct cpg_core_clk **core); |
| 115 | int renesas_clk_get_parent(struct clk *clk, struct cpg_mssr_info *info, |
| 116 | struct clk *parent); |
| 117 | int renesas_clk_endisable(struct clk *clk, void __iomem *base, bool enable); |
| 118 | int renesas_clk_remove(void __iomem *base, struct cpg_mssr_info *info); |
| 119 | |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 120 | #endif /* __DRIVERS_CLK_RENESAS_CPG_MSSR__ */ |