blob: 3e66b34ebbb331212bc33bc24b2b0a8ca09077ae [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +05302/*
Jagan Teki86e99b92015-09-02 11:39:45 +05303 * (C) Copyright 2013 Xilinx, Inc.
Jagan Tekib1c82da2015-06-27 00:51:31 +05304 * (C) Copyright 2015 Jagan Teki <jteki@openedev.com>
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +05305 *
6 * Xilinx Zynq PS SPI controller driver (master mode only)
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +05307 */
8
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +05309#include <common.h>
Jagan Tekib1c82da2015-06-27 00:51:31 +053010#include <dm.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060011#include <log.h>
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053012#include <malloc.h>
13#include <spi.h>
Simon Glass10453152019-11-14 12:57:30 -070014#include <time.h>
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053015#include <asm/io.h>
Simon Glasscd93d622020-05-10 11:40:13 -060016#include <linux/bitops.h>
Simon Glassc05ed002020-05-10 11:40:11 -060017#include <linux/delay.h>
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053018
Jagan Tekicdc9dd02015-06-27 00:51:34 +053019DECLARE_GLOBAL_DATA_PTR;
20
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053021/* zynq spi register bit masks ZYNQ_SPI_<REG>_<BIT>_MASK */
Jagan Teki736b4df2015-10-22 20:40:16 +053022#define ZYNQ_SPI_CR_MSA_MASK BIT(15) /* Manual start enb */
23#define ZYNQ_SPI_CR_MCS_MASK BIT(14) /* Manual chip select */
Jagan Teki9cf2ffb2015-10-22 21:06:37 +053024#define ZYNQ_SPI_CR_CS_MASK GENMASK(13, 10) /* Chip select */
25#define ZYNQ_SPI_CR_BAUD_MASK GENMASK(5, 3) /* Baud rate div */
Jagan Teki736b4df2015-10-22 20:40:16 +053026#define ZYNQ_SPI_CR_CPHA_MASK BIT(2) /* Clock phase */
27#define ZYNQ_SPI_CR_CPOL_MASK BIT(1) /* Clock polarity */
28#define ZYNQ_SPI_CR_MSTREN_MASK BIT(0) /* Mode select */
29#define ZYNQ_SPI_IXR_RXNEMPTY_MASK BIT(4) /* RX_FIFO_not_empty */
30#define ZYNQ_SPI_IXR_TXOW_MASK BIT(2) /* TX_FIFO_not_full */
Jagan Teki9cf2ffb2015-10-22 21:06:37 +053031#define ZYNQ_SPI_IXR_ALL_MASK GENMASK(6, 0) /* All IXR bits */
Jagan Teki736b4df2015-10-22 20:40:16 +053032#define ZYNQ_SPI_ENR_SPI_EN_MASK BIT(0) /* SPI Enable */
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053033
Jagan Teki46ab8a62015-08-17 18:25:03 +053034#define ZYNQ_SPI_CR_BAUD_MAX 8 /* Baud rate divisor max val */
35#define ZYNQ_SPI_CR_BAUD_SHIFT 3 /* Baud rate divisor shift */
36#define ZYNQ_SPI_CR_SS_SHIFT 10 /* Slave select shift */
37
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053038#define ZYNQ_SPI_FIFO_DEPTH 128
39#ifndef CONFIG_SYS_ZYNQ_SPI_WAIT
40#define CONFIG_SYS_ZYNQ_SPI_WAIT (CONFIG_SYS_HZ/100) /* 10 ms */
41#endif
42
43/* zynq spi register set */
44struct zynq_spi_regs {
45 u32 cr; /* 0x00 */
46 u32 isr; /* 0x04 */
47 u32 ier; /* 0x08 */
48 u32 idr; /* 0x0C */
49 u32 imr; /* 0x10 */
50 u32 enr; /* 0x14 */
51 u32 dr; /* 0x18 */
52 u32 txdr; /* 0x1C */
53 u32 rxdr; /* 0x20 */
54};
55
Jagan Tekib1c82da2015-06-27 00:51:31 +053056
57/* zynq spi platform data */
58struct zynq_spi_platdata {
59 struct zynq_spi_regs *regs;
60 u32 frequency; /* input frequency */
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053061 u32 speed_hz;
Moritz Fischerac6991f2016-12-08 12:11:09 -080062 uint deactivate_delay_us; /* Delay to wait after deactivate */
63 uint activate_delay_us; /* Delay to wait after activate */
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053064};
65
Jagan Tekib1c82da2015-06-27 00:51:31 +053066/* zynq spi priv */
67struct zynq_spi_priv {
68 struct zynq_spi_regs *regs;
Jagan Teki19126992015-08-17 18:31:39 +053069 u8 cs;
Jagan Tekib1c82da2015-06-27 00:51:31 +053070 u8 mode;
Moritz Fischerac6991f2016-12-08 12:11:09 -080071 ulong last_transaction_us; /* Time of last transaction end */
Jagan Tekib1c82da2015-06-27 00:51:31 +053072 u8 fifo_depth;
73 u32 freq; /* required frequency */
74};
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053075
Jagan Tekib1c82da2015-06-27 00:51:31 +053076static int zynq_spi_ofdata_to_platdata(struct udevice *bus)
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053077{
Jagan Tekib1c82da2015-06-27 00:51:31 +053078 struct zynq_spi_platdata *plat = bus->platdata;
Jagan Tekicdc9dd02015-06-27 00:51:34 +053079 const void *blob = gd->fdt_blob;
Simon Glasse160f7d2017-01-17 16:52:55 -070080 int node = dev_of_offset(bus);
Jagan Tekib1c82da2015-06-27 00:51:31 +053081
Simon Glassa821c4a2017-05-17 17:18:05 -060082 plat->regs = (struct zynq_spi_regs *)devfdt_get_addr(bus);
Jagan Tekicdc9dd02015-06-27 00:51:34 +053083
84 /* FIXME: Use 250MHz as a suitable default */
85 plat->frequency = fdtdec_get_int(blob, node, "spi-max-frequency",
86 250000000);
Moritz Fischerac6991f2016-12-08 12:11:09 -080087 plat->deactivate_delay_us = fdtdec_get_int(blob, node,
88 "spi-deactivate-delay", 0);
89 plat->activate_delay_us = fdtdec_get_int(blob, node,
90 "spi-activate-delay", 0);
Jagan Tekib1c82da2015-06-27 00:51:31 +053091 plat->speed_hz = plat->frequency / 2;
92
Michal Simek80fd9792015-07-21 07:54:11 +020093 debug("%s: regs=%p max-frequency=%d\n", __func__,
Jagan Tekicdc9dd02015-06-27 00:51:34 +053094 plat->regs, plat->frequency);
95
Jagan Tekib1c82da2015-06-27 00:51:31 +053096 return 0;
97}
98
99static void zynq_spi_init_hw(struct zynq_spi_priv *priv)
100{
101 struct zynq_spi_regs *regs = priv->regs;
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530102 u32 confr;
103
104 /* Disable SPI */
Michal Simek5f647c22016-09-01 12:51:27 +0200105 confr = ZYNQ_SPI_ENR_SPI_EN_MASK;
106 writel(~confr, &regs->enr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530107
108 /* Disable Interrupts */
Jagan Tekib1c82da2015-06-27 00:51:31 +0530109 writel(ZYNQ_SPI_IXR_ALL_MASK, &regs->idr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530110
111 /* Clear RX FIFO */
Jagan Tekib1c82da2015-06-27 00:51:31 +0530112 while (readl(&regs->isr) &
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530113 ZYNQ_SPI_IXR_RXNEMPTY_MASK)
Jagan Tekib1c82da2015-06-27 00:51:31 +0530114 readl(&regs->rxdr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530115
116 /* Clear Interrupts */
Jagan Tekib1c82da2015-06-27 00:51:31 +0530117 writel(ZYNQ_SPI_IXR_ALL_MASK, &regs->isr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530118
119 /* Manual slave select and Auto start */
120 confr = ZYNQ_SPI_CR_MCS_MASK | ZYNQ_SPI_CR_CS_MASK |
121 ZYNQ_SPI_CR_MSTREN_MASK;
122 confr &= ~ZYNQ_SPI_CR_MSA_MASK;
Jagan Tekib1c82da2015-06-27 00:51:31 +0530123 writel(confr, &regs->cr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530124
125 /* Enable SPI */
Jagan Tekib1c82da2015-06-27 00:51:31 +0530126 writel(ZYNQ_SPI_ENR_SPI_EN_MASK, &regs->enr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530127}
128
Jagan Tekib1c82da2015-06-27 00:51:31 +0530129static int zynq_spi_probe(struct udevice *bus)
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530130{
Jagan Tekib1c82da2015-06-27 00:51:31 +0530131 struct zynq_spi_platdata *plat = dev_get_platdata(bus);
132 struct zynq_spi_priv *priv = dev_get_priv(bus);
133
134 priv->regs = plat->regs;
135 priv->fifo_depth = ZYNQ_SPI_FIFO_DEPTH;
136
137 /* init the zynq spi hw */
138 zynq_spi_init_hw(priv);
139
140 return 0;
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530141}
142
Jagan Teki19126992015-08-17 18:31:39 +0530143static void spi_cs_activate(struct udevice *dev)
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530144{
Jagan Tekib1c82da2015-06-27 00:51:31 +0530145 struct udevice *bus = dev->parent;
Moritz Fischerac6991f2016-12-08 12:11:09 -0800146 struct zynq_spi_platdata *plat = bus->platdata;
Jagan Tekib1c82da2015-06-27 00:51:31 +0530147 struct zynq_spi_priv *priv = dev_get_priv(bus);
148 struct zynq_spi_regs *regs = priv->regs;
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530149 u32 cr;
150
Moritz Fischerac6991f2016-12-08 12:11:09 -0800151 /* If it's too soon to do another transaction, wait */
152 if (plat->deactivate_delay_us && priv->last_transaction_us) {
153 ulong delay_us; /* The delay completed so far */
154 delay_us = timer_get_us() - priv->last_transaction_us;
155 if (delay_us < plat->deactivate_delay_us)
156 udelay(plat->deactivate_delay_us - delay_us);
157 }
158
Jagan Tekib1c82da2015-06-27 00:51:31 +0530159 clrbits_le32(&regs->cr, ZYNQ_SPI_CR_CS_MASK);
160 cr = readl(&regs->cr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530161 /*
162 * CS cal logic: CS[13:10]
163 * xxx0 - cs0
164 * xx01 - cs1
165 * x011 - cs2
166 */
Jagan Teki19126992015-08-17 18:31:39 +0530167 cr |= (~(1 << priv->cs) << ZYNQ_SPI_CR_SS_SHIFT) & ZYNQ_SPI_CR_CS_MASK;
Jagan Tekib1c82da2015-06-27 00:51:31 +0530168 writel(cr, &regs->cr);
Moritz Fischerac6991f2016-12-08 12:11:09 -0800169
170 if (plat->activate_delay_us)
171 udelay(plat->activate_delay_us);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530172}
173
Jagan Tekib1c82da2015-06-27 00:51:31 +0530174static void spi_cs_deactivate(struct udevice *dev)
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530175{
Jagan Tekib1c82da2015-06-27 00:51:31 +0530176 struct udevice *bus = dev->parent;
Moritz Fischerac6991f2016-12-08 12:11:09 -0800177 struct zynq_spi_platdata *plat = bus->platdata;
Jagan Tekib1c82da2015-06-27 00:51:31 +0530178 struct zynq_spi_priv *priv = dev_get_priv(bus);
179 struct zynq_spi_regs *regs = priv->regs;
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530180
Jagan Tekib1c82da2015-06-27 00:51:31 +0530181 setbits_le32(&regs->cr, ZYNQ_SPI_CR_CS_MASK);
Moritz Fischerac6991f2016-12-08 12:11:09 -0800182
183 /* Remember time of this transaction so we can honour the bus delay */
184 if (plat->deactivate_delay_us)
185 priv->last_transaction_us = timer_get_us();
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530186}
187
Jagan Tekib1c82da2015-06-27 00:51:31 +0530188static int zynq_spi_claim_bus(struct udevice *dev)
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530189{
Jagan Tekib1c82da2015-06-27 00:51:31 +0530190 struct udevice *bus = dev->parent;
191 struct zynq_spi_priv *priv = dev_get_priv(bus);
192 struct zynq_spi_regs *regs = priv->regs;
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530193
Jagan Tekib1c82da2015-06-27 00:51:31 +0530194 writel(ZYNQ_SPI_ENR_SPI_EN_MASK, &regs->enr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530195
196 return 0;
197}
198
Jagan Tekib1c82da2015-06-27 00:51:31 +0530199static int zynq_spi_release_bus(struct udevice *dev)
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530200{
Jagan Tekib1c82da2015-06-27 00:51:31 +0530201 struct udevice *bus = dev->parent;
202 struct zynq_spi_priv *priv = dev_get_priv(bus);
203 struct zynq_spi_regs *regs = priv->regs;
Michal Simek5f647c22016-09-01 12:51:27 +0200204 u32 confr;
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530205
Michal Simek5f647c22016-09-01 12:51:27 +0200206 confr = ZYNQ_SPI_ENR_SPI_EN_MASK;
207 writel(~confr, &regs->enr);
Jagan Tekib1c82da2015-06-27 00:51:31 +0530208
209 return 0;
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530210}
211
Jagan Tekib1c82da2015-06-27 00:51:31 +0530212static int zynq_spi_xfer(struct udevice *dev, unsigned int bitlen,
213 const void *dout, void *din, unsigned long flags)
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530214{
Jagan Tekib1c82da2015-06-27 00:51:31 +0530215 struct udevice *bus = dev->parent;
216 struct zynq_spi_priv *priv = dev_get_priv(bus);
217 struct zynq_spi_regs *regs = priv->regs;
218 struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530219 u32 len = bitlen / 8;
220 u32 tx_len = len, rx_len = len, tx_tvl;
221 const u8 *tx_buf = dout;
222 u8 *rx_buf = din, buf;
223 u32 ts, status;
224
225 debug("spi_xfer: bus:%i cs:%i bitlen:%i len:%i flags:%lx\n",
Jagan Tekib1c82da2015-06-27 00:51:31 +0530226 bus->seq, slave_plat->cs, bitlen, len, flags);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530227
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530228 if (bitlen % 8) {
229 debug("spi_xfer: Non byte aligned SPI transfer\n");
230 return -1;
231 }
232
Jagan Teki19126992015-08-17 18:31:39 +0530233 priv->cs = slave_plat->cs;
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530234 if (flags & SPI_XFER_BEGIN)
Jagan Teki19126992015-08-17 18:31:39 +0530235 spi_cs_activate(dev);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530236
237 while (rx_len > 0) {
238 /* Write the data into TX FIFO - tx threshold is fifo_depth */
239 tx_tvl = 0;
Jagan Tekib1c82da2015-06-27 00:51:31 +0530240 while ((tx_tvl < priv->fifo_depth) && tx_len) {
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530241 if (tx_buf)
242 buf = *tx_buf++;
243 else
244 buf = 0;
Jagan Tekib1c82da2015-06-27 00:51:31 +0530245 writel(buf, &regs->txdr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530246 tx_len--;
247 tx_tvl++;
248 }
249
250 /* Check TX FIFO completion */
251 ts = get_timer(0);
Jagan Tekib1c82da2015-06-27 00:51:31 +0530252 status = readl(&regs->isr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530253 while (!(status & ZYNQ_SPI_IXR_TXOW_MASK)) {
254 if (get_timer(ts) > CONFIG_SYS_ZYNQ_SPI_WAIT) {
255 printf("spi_xfer: Timeout! TX FIFO not full\n");
256 return -1;
257 }
Jagan Tekib1c82da2015-06-27 00:51:31 +0530258 status = readl(&regs->isr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530259 }
260
261 /* Read the data from RX FIFO */
Jagan Tekib1c82da2015-06-27 00:51:31 +0530262 status = readl(&regs->isr);
Lad, Prabhakard2998282016-07-30 22:28:24 +0100263 while ((status & ZYNQ_SPI_IXR_RXNEMPTY_MASK) && rx_len) {
Jagan Tekib1c82da2015-06-27 00:51:31 +0530264 buf = readl(&regs->rxdr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530265 if (rx_buf)
266 *rx_buf++ = buf;
Jagan Tekib1c82da2015-06-27 00:51:31 +0530267 status = readl(&regs->isr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530268 rx_len--;
269 }
270 }
271
272 if (flags & SPI_XFER_END)
Jagan Tekib1c82da2015-06-27 00:51:31 +0530273 spi_cs_deactivate(dev);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530274
275 return 0;
276}
Jagan Tekib1c82da2015-06-27 00:51:31 +0530277
278static int zynq_spi_set_speed(struct udevice *bus, uint speed)
279{
280 struct zynq_spi_platdata *plat = bus->platdata;
281 struct zynq_spi_priv *priv = dev_get_priv(bus);
282 struct zynq_spi_regs *regs = priv->regs;
283 uint32_t confr;
284 u8 baud_rate_val = 0;
285
286 if (speed > plat->frequency)
287 speed = plat->frequency;
288
289 /* Set the clock frequency */
290 confr = readl(&regs->cr);
291 if (speed == 0) {
292 /* Set baudrate x8, if the freq is 0 */
293 baud_rate_val = 0x2;
294 } else if (plat->speed_hz != speed) {
Jagan Teki46ab8a62015-08-17 18:25:03 +0530295 while ((baud_rate_val < ZYNQ_SPI_CR_BAUD_MAX) &&
Jagan Tekib1c82da2015-06-27 00:51:31 +0530296 ((plat->frequency /
297 (2 << baud_rate_val)) > speed))
298 baud_rate_val++;
299 plat->speed_hz = speed / (2 << baud_rate_val);
300 }
Jagan Tekidda62412015-08-17 18:27:47 +0530301 confr &= ~ZYNQ_SPI_CR_BAUD_MASK;
Jagan Teki46ab8a62015-08-17 18:25:03 +0530302 confr |= (baud_rate_val << ZYNQ_SPI_CR_BAUD_SHIFT);
Jagan Tekib1c82da2015-06-27 00:51:31 +0530303
304 writel(confr, &regs->cr);
305 priv->freq = speed;
306
Jagan Tekia22bba82015-09-08 01:38:50 +0530307 debug("zynq_spi_set_speed: regs=%p, speed=%d\n",
308 priv->regs, priv->freq);
Jagan Tekib1c82da2015-06-27 00:51:31 +0530309
310 return 0;
311}
312
313static int zynq_spi_set_mode(struct udevice *bus, uint mode)
314{
315 struct zynq_spi_priv *priv = dev_get_priv(bus);
316 struct zynq_spi_regs *regs = priv->regs;
317 uint32_t confr;
318
319 /* Set the SPI Clock phase and polarities */
320 confr = readl(&regs->cr);
321 confr &= ~(ZYNQ_SPI_CR_CPHA_MASK | ZYNQ_SPI_CR_CPOL_MASK);
322
Jagan Tekia22bba82015-09-08 01:38:50 +0530323 if (mode & SPI_CPHA)
Jagan Tekib1c82da2015-06-27 00:51:31 +0530324 confr |= ZYNQ_SPI_CR_CPHA_MASK;
Jagan Tekia22bba82015-09-08 01:38:50 +0530325 if (mode & SPI_CPOL)
Jagan Tekib1c82da2015-06-27 00:51:31 +0530326 confr |= ZYNQ_SPI_CR_CPOL_MASK;
327
328 writel(confr, &regs->cr);
329 priv->mode = mode;
330
331 debug("zynq_spi_set_mode: regs=%p, mode=%d\n", priv->regs, priv->mode);
332
333 return 0;
334}
335
336static const struct dm_spi_ops zynq_spi_ops = {
337 .claim_bus = zynq_spi_claim_bus,
338 .release_bus = zynq_spi_release_bus,
339 .xfer = zynq_spi_xfer,
340 .set_speed = zynq_spi_set_speed,
341 .set_mode = zynq_spi_set_mode,
342};
343
344static const struct udevice_id zynq_spi_ids[] = {
Michal Simek40b383f2015-07-22 10:47:33 +0200345 { .compatible = "xlnx,zynq-spi-r1p6" },
Michal Simek23ef5ae2015-12-07 13:06:54 +0100346 { .compatible = "cdns,spi-r1p6" },
Jagan Tekib1c82da2015-06-27 00:51:31 +0530347 { }
348};
349
350U_BOOT_DRIVER(zynq_spi) = {
351 .name = "zynq_spi",
352 .id = UCLASS_SPI,
353 .of_match = zynq_spi_ids,
354 .ops = &zynq_spi_ops,
355 .ofdata_to_platdata = zynq_spi_ofdata_to_platdata,
356 .platdata_auto_alloc_size = sizeof(struct zynq_spi_platdata),
357 .priv_auto_alloc_size = sizeof(struct zynq_spi_priv),
358 .probe = zynq_spi_probe,
359};