blob: 91249f2eb4823fa6d390074e3edca40b48ea76a1 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Heiko Schocher4e43b2e2010-07-07 12:26:34 +02002/*
3 * Copyright (C) Freescale Semiconductor, Inc. 2006.
4 *
5 * (C) Copyright 2010
6 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
Heiko Schocher4e43b2e2010-07-07 12:26:34 +02007 */
8/*
9 * ve8313 board configuration file
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
Simon Glass1af3c7f2020-05-10 11:40:09 -060015#include <linux/stringify.h>
16
Heiko Schocher4e43b2e2010-07-07 12:26:34 +020017/*
18 * High Level Configuration Options
19 */
20#define CONFIG_E300 1
Heiko Schocher4e43b2e2010-07-07 12:26:34 +020021
Gabor Juhos842033e2013-05-30 07:06:12 +000022#define CONFIG_PCI_INDIRECT_BRIDGE 1
Heiko Schocher4e43b2e2010-07-07 12:26:34 +020023
Heiko Schocher4e43b2e2010-07-07 12:26:34 +020024/*
25 * On-board devices
26 *
27 */
Heiko Schocher4e43b2e2010-07-07 12:26:34 +020028
Heiko Schocher4e43b2e2010-07-07 12:26:34 +020029/*
30 * Device configurations
31 */
32
33/*
34 * DDR Setup
35 */
Mario Six8a81bfd2019-01-21 09:18:15 +010036#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* DDR is system memory*/
Heiko Schocher4e43b2e2010-07-07 12:26:34 +020037
38/*
39 * Manually set up DDR parameters, as this board does not
40 * have the SPD connected to I2C.
41 */
Joe Hershbergerbe29fa72011-10-11 23:57:26 -050042#define CONFIG_SYS_DDR_SIZE 128 /* MB */
Joe Hershberger2e651b22011-10-11 23:57:31 -050043#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Heiko Schocher4e43b2e2010-07-07 12:26:34 +020044 | CSCONFIG_AP \
Joe Hershberger2fef4022011-10-11 23:57:29 -050045 | CSCONFIG_ODT_RD_NEVER \
46 | CSCONFIG_ODT_WR_ALL \
Joe Hershbergerbe29fa72011-10-11 23:57:26 -050047 | CSCONFIG_ROW_BIT_13 \
48 | CSCONFIG_COL_BIT_10)
Heiko Schocher4e43b2e2010-07-07 12:26:34 +020049 /* 0x80840102 */
50
51#define CONFIG_SYS_DDR_TIMING_3 0x00000000
Joe Hershbergerbe29fa72011-10-11 23:57:26 -050052#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
53 | (0 << TIMING_CFG0_WRT_SHIFT) \
54 | (3 << TIMING_CFG0_RRT_SHIFT) \
55 | (2 << TIMING_CFG0_WWT_SHIFT) \
56 | (7 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
57 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
58 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
59 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Heiko Schocher4e43b2e2010-07-07 12:26:34 +020060 /* 0x0e720802 */
Joe Hershbergerbe29fa72011-10-11 23:57:26 -050061#define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
62 | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
63 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
64 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
65 | (6 << TIMING_CFG1_REFREC_SHIFT) \
66 | (2 << TIMING_CFG1_WRREC_SHIFT) \
67 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
68 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Heiko Schocher4e43b2e2010-07-07 12:26:34 +020069 /* 0x26256222 */
Joe Hershbergerbe29fa72011-10-11 23:57:26 -050070#define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
71 | (5 << TIMING_CFG2_CPO_SHIFT) \
72 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
73 | (1 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
74 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
75 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
76 | (7 << TIMING_CFG2_FOUR_ACT_SHIFT))
Heiko Schocher4e43b2e2010-07-07 12:26:34 +020077 /* 0x029028c7 */
Joe Hershbergerbe29fa72011-10-11 23:57:26 -050078#define CONFIG_SYS_DDR_INTERVAL ((0x320 << SDRAM_INTERVAL_REFINT_SHIFT) \
79 | (0x2000 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Heiko Schocher4e43b2e2010-07-07 12:26:34 +020080 /* 0x03202000 */
Joe Hershbergerbe29fa72011-10-11 23:57:26 -050081#define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
Heiko Schocher4e43b2e2010-07-07 12:26:34 +020082 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershberger2fef4022011-10-11 23:57:29 -050083 | SDRAM_CFG_DBW_32)
Heiko Schocher4e43b2e2010-07-07 12:26:34 +020084 /* 0x43080000 */
Joe Hershbergerbe29fa72011-10-11 23:57:26 -050085#define CONFIG_SYS_SDRAM_CFG2 0x00401000
86#define CONFIG_SYS_DDR_MODE ((0x4440 << SDRAM_MODE_ESD_SHIFT) \
87 | (0x0232 << SDRAM_MODE_SD_SHIFT))
Heiko Schocher4e43b2e2010-07-07 12:26:34 +020088 /* 0x44400232 */
Joe Hershbergerbe29fa72011-10-11 23:57:26 -050089#define CONFIG_SYS_DDR_MODE_2 0x8000C000
Heiko Schocher4e43b2e2010-07-07 12:26:34 +020090
91#define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
92 /*0x02000000*/
Joe Hershbergerbe29fa72011-10-11 23:57:26 -050093#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
Heiko Schocher4e43b2e2010-07-07 12:26:34 +020094 | DDRCDR_PZ_NOMZ \
95 | DDRCDR_NZ_NOMZ \
Joe Hershbergerbe29fa72011-10-11 23:57:26 -050096 | DDRCDR_M_ODR)
Heiko Schocher4e43b2e2010-07-07 12:26:34 +020097 /* 0x73000002 */
98
99/*
100 * FLASH on the Local Bus
101 */
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200102#define CONFIG_SYS_FLASH_BASE 0xFE000000
103#define CONFIG_SYS_FLASH_SIZE 32 /* size in MB */
104#define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200105
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200106#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
107#define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per dev */
108
109#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
110#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
111
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200112#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200113
114#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
115#define CONFIG_SYS_RAMBOOT
116#endif
117
118#define CONFIG_SYS_INIT_RAM_LOCK 1
119#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */
Joe Hershbergerbe29fa72011-10-11 23:57:26 -0500120#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200121
Joe Hershbergerbe29fa72011-10-11 23:57:26 -0500122#define CONFIG_SYS_GBL_DATA_OFFSET \
123 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200124#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
125
126/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
127#define CONFIG_SYS_MONITOR_LEN (384 * 1024)
128#define CONFIG_SYS_MALLOC_LEN (512 * 1024)
129
130/*
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200131 * NAND settings
132 */
133#define CONFIG_SYS_NAND_BASE 0x61000000
134#define CONFIG_SYS_MAX_NAND_DEVICE 1
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200135#define CONFIG_NAND_FSL_ELBC 1
136#define CONFIG_SYS_NAND_BLOCK_SIZE 16384
137
Mario Six1e35d422019-01-21 09:17:42 +0100138
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200139
Mario Six1e35d422019-01-21 09:17:42 +0100140/* Still needed for spl_minimal.c */
141#define CONFIG_SYS_NAND_BR_PRELIM CONFIG_SYS_BR1_PRELIM
142#define CONFIG_SYS_NAND_OR_PRELIM CONFIG_SYS_OR1_PRELIM
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200143
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200144
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200145
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200146/*
147 * Serial Port
148 */
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200149#define CONFIG_SYS_NS16550_SERIAL
150#define CONFIG_SYS_NS16550_REG_SIZE 1
151#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
152
153#define CONFIG_SYS_BAUDRATE_TABLE \
154 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
155
156#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
157#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
158
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200159#if defined(CONFIG_PCI)
160/*
161 * General PCI
162 * Addresses are mapped 1-1.
163 */
164#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
165#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
166#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
167#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
168#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
169#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershbergerbe29fa72011-10-11 23:57:26 -0500170#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
171#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
172#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200173
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200174#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
175#endif
176
177/*
178 * TSEC
179 */
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200180
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200181#define CONFIG_TSEC1
182#ifdef CONFIG_TSEC1
183#define CONFIG_HAS_ETH0
184#define CONFIG_TSEC1_NAME "TSEC1"
185#define CONFIG_SYS_TSEC1_OFFSET 0x24000
186#define TSEC1_PHY_ADDR 0x01
187#define TSEC1_FLAGS 0
188#define TSEC1_PHYIDX 0
189#endif
190
191/* Options are: TSEC[0-1] */
192#define CONFIG_ETHPRIME "TSEC1"
193
194/*
195 * Environment
196 */
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200197/* Address and size of Redundant Environment Sector */
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200198
199#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
200#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
201
202/*
203 * BOOTP options
204 */
205#define CONFIG_BOOTP_BOOTFILESIZE
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200206
207/*
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200208 * Miscellaneous configurable options
209 */
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200210#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200211#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
212
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200213#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot arg Buffer size */
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200214
215/*
216 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700217 * have to be in the first 256 MB of memory, since this is
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200218 * the maximum mapped by the Linux kernel during initialization.
219 */
Joe Hershbergerbe29fa72011-10-11 23:57:26 -0500220 /* Initial Memory map for Linux*/
221#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200222
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200223/* System IO Config */
224#define CONFIG_SYS_SICRH (0x01000000 | \
225 SICRH_ETSEC2_B | \
226 SICRH_ETSEC2_C | \
227 SICRH_ETSEC2_D | \
228 SICRH_ETSEC2_E | \
229 SICRH_ETSEC2_F | \
230 SICRH_ETSEC2_G | \
231 SICRH_TSOBI1 | \
232 SICRH_TSOBI2)
233 /* 0x010fff03 */
234#define CONFIG_SYS_SICRL (SICRL_LBC | \
235 SICRL_SPI_A | \
236 SICRL_SPI_B | \
237 SICRL_SPI_C | \
238 SICRL_SPI_D | \
239 SICRL_ETSEC2_A)
240 /* 0x33fc0003) */
241
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200242#define CONFIG_NETDEV eth0
243
Mario Six5bc05432018-03-28 14:38:20 +0200244#define CONFIG_HOSTNAME "ve8313"
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200245#define CONFIG_UBOOTPATH ve8313/u-boot.bin
246
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200247#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut5368c552012-09-23 17:41:24 +0200248 "netdev=" __stringify(CONFIG_NETDEV) "\0" \
249 "ethprime=" __stringify(CONFIG_TSEC1_NAME) "\0" \
250 "u-boot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200251 "u-boot_addr_r=100000\0" \
252 "load=tftp ${u-boot_addr_r} ${u-boot}\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200253 "update=protect off " __stringify(CONFIG_SYS_FLASH_BASE) \
254 " +${filesize};" \
255 "erase " __stringify(CONFIG_SYS_FLASH_BASE) " +${filesize};" \
256 "cp.b ${u-boot_addr_r} " __stringify(CONFIG_SYS_FLASH_BASE) \
Joe Hershbergerbe29fa72011-10-11 23:57:26 -0500257 " ${filesize};" \
Marek Vasut5368c552012-09-23 17:41:24 +0200258 "protect on " __stringify(CONFIG_SYS_FLASH_BASE) " +${filesize}\0" \
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200259
260#endif /* __CONFIG_H */