blob: bacc845cd4dc29f3c456b443ec0818eb1dc0dc83 [file] [log] [blame]
Dinh Nguyen77754402012-10-04 06:46:02 +00001/*
2 * Copyright (C) 2012 Altera Corporation <www.altera.com>
3 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Dinh Nguyen77754402012-10-04 06:46:02 +00005 */
6
7#include <common.h>
8#include <asm/io.h>
Dinh Nguyen0ef44d12015-04-15 16:44:32 -05009#include <asm/pl310.h>
Dinh Nguyen77754402012-10-04 06:46:02 +000010#include <asm/u-boot.h>
11#include <asm/utils.h>
Dinh Nguyen77754402012-10-04 06:46:02 +000012#include <image.h>
Dinh Nguyen77754402012-10-04 06:46:02 +000013#include <asm/arch/reset_manager.h>
14#include <spl.h>
Chin Liang See5d649d22013-09-11 11:24:48 -050015#include <asm/arch/system_manager.h>
Chin Liang See4c544192013-12-02 12:01:39 -060016#include <asm/arch/freeze_controller.h>
Chin Liang See3ab019e2014-07-22 04:28:35 -050017#include <asm/arch/clock_manager.h>
18#include <asm/arch/scan_manager.h>
Dinh Nguyen37ef0c72015-03-30 17:01:08 -050019#include <asm/arch/sdram.h>
Marek Vasut232fcc62015-07-09 05:15:40 +020020#include <asm/arch/scu.h>
21#include <asm/arch/nic301.h>
Dinh Nguyen77754402012-10-04 06:46:02 +000022
23DECLARE_GLOBAL_DATA_PTR;
24
Dinh Nguyen0ef44d12015-04-15 16:44:32 -050025static struct pl310_regs *const pl310 =
26 (struct pl310_regs *)CONFIG_SYS_PL310_BASE;
Marek Vasut232fcc62015-07-09 05:15:40 +020027static struct scu_registers *scu_regs =
28 (struct scu_registers *)SOCFPGA_MPUSCU_ADDRESS;
29static struct nic301_registers *nic301_regs =
30 (struct nic301_registers *)SOCFPGA_L3REGS_ADDRESS;
31
Marek Vasut64730542015-07-09 05:36:23 +020032u32 spl_boot_device(void)
33{
Marek Vasutd3f34e72015-07-10 00:04:23 +020034#ifdef CONFIG_SPL_MMC_SUPPORT
35 socfpga_per_reset(SOCFPGA_RESET(SDMMC), 0);
36 socfpga_per_reset(SOCFPGA_RESET(DMA), 0);
37 return BOOT_DEVICE_MMC1;
38#else
Marek Vasut64730542015-07-09 05:36:23 +020039 return BOOT_DEVICE_RAM;
Marek Vasutd3f34e72015-07-10 00:04:23 +020040#endif
Marek Vasut64730542015-07-09 05:36:23 +020041}
42
Marek Vasutd3f34e72015-07-10 00:04:23 +020043#ifdef CONFIG_SPL_MMC_SUPPORT
44u32 spl_boot_mode(void)
45{
46#if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
47 return MMCSD_MODE_FS;
48#else
49 return MMCSD_MODE_RAW;
50#endif
51}
52#endif
53
Marek Vasut232fcc62015-07-09 05:15:40 +020054static void socfpga_nic301_slave_ns(void)
55{
56 writel(0x1, &nic301_regs->lwhps2fpgaregs);
57 writel(0x1, &nic301_regs->hps2fpgaregs);
58 writel(0x1, &nic301_regs->acp);
59 writel(0x1, &nic301_regs->rom);
60 writel(0x1, &nic301_regs->ocram);
61 writel(0x1, &nic301_regs->sdrdata);
62}
Dinh Nguyen0ef44d12015-04-15 16:44:32 -050063
Dinh Nguyen0ef44d12015-04-15 16:44:32 -050064void board_init_f(ulong dummy)
65{
Marek Vasut64730542015-07-09 05:36:23 +020066#ifndef CONFIG_SOCFPGA_VIRTUAL_TARGET
67 const struct cm_config *cm_default_cfg = cm_get_default_config();
68#endif
Dinh Nguyen0ef44d12015-04-15 16:44:32 -050069 struct socfpga_system_manager *sysmgr_regs =
70 (struct socfpga_system_manager *)SOCFPGA_SYSMGR_ADDRESS;
Marek Vasut64730542015-07-09 05:36:23 +020071 unsigned long sdram_size;
Dinh Nguyen0ef44d12015-04-15 16:44:32 -050072 unsigned long reg;
Marek Vasut64730542015-07-09 05:36:23 +020073
Dinh Nguyen0ef44d12015-04-15 16:44:32 -050074 /*
75 * First C code to run. Clear fake OCRAM ECC first as SBE
76 * and DBE might triggered during power on
77 */
78 reg = readl(&sysmgr_regs->eccgrp_ocram);
79 if (reg & SYSMGR_ECC_OCRAM_SERR)
80 writel(SYSMGR_ECC_OCRAM_SERR | SYSMGR_ECC_OCRAM_EN,
81 &sysmgr_regs->eccgrp_ocram);
82 if (reg & SYSMGR_ECC_OCRAM_DERR)
83 writel(SYSMGR_ECC_OCRAM_DERR | SYSMGR_ECC_OCRAM_EN,
84 &sysmgr_regs->eccgrp_ocram);
85
86 memset(__bss_start, 0, __bss_end - __bss_start);
87
Marek Vasut232fcc62015-07-09 05:15:40 +020088 socfpga_nic301_slave_ns();
89
90 /* Configure ARM MPU SNSAC register. */
91 setbits_le32(&scu_regs->sacr, 0xfff);
92
Dinh Nguyen0ef44d12015-04-15 16:44:32 -050093 /* Remap SDRAM to 0x0 */
Marek Vasut232fcc62015-07-09 05:15:40 +020094 writel(0x1, &nic301_regs->remap); /* remap.mpuzero */
Dinh Nguyen0ef44d12015-04-15 16:44:32 -050095 writel(0x1, &pl310->pl310_addr_filter_start);
96
Chin Liang See5d649d22013-09-11 11:24:48 -050097#ifndef CONFIG_SOCFPGA_VIRTUAL_TARGET
Chin Liang See4c544192013-12-02 12:01:39 -060098 debug("Freezing all I/O banks\n");
99 /* freeze all IO banks */
100 sys_mgr_frzctrl_freeze_req();
101
Marek Vasutbd65fe32015-07-09 05:21:02 +0200102 /* Put everything into reset but L4WD0. */
103 socfpga_per_reset_all();
104 /* Put FPGA bridges into reset too. */
105 socfpga_bridges_reset(1);
106
Marek Vasuta71df7a2015-07-09 02:51:56 +0200107 socfpga_per_reset(SOCFPGA_RESET(SDR), 0);
108 socfpga_per_reset(SOCFPGA_RESET(UART0), 0);
109 socfpga_per_reset(SOCFPGA_RESET(OSC1TIMER0), 0);
Dinh Nguyen0812a1d2015-03-30 17:01:05 -0500110
Dinh Nguyen9fd565d2015-03-30 17:01:06 -0500111 timer_init();
112
Chin Liang Seeddfeb0a2014-03-04 22:13:53 -0600113 debug("Reconfigure Clock Manager\n");
114 /* reconfigure the PLLs */
Marek Vasut93b4abd2015-07-25 08:44:27 +0200115 cm_basic_init(cm_default_cfg);
Chin Liang Seeddfeb0a2014-03-04 22:13:53 -0600116
Dinh Nguyen08e463e2015-03-30 17:01:07 -0500117 /* Enable bootrom to configure IOs. */
Marek Vasut40687b42015-07-09 04:40:11 +0200118 sysmgr_config_warmrstcfgio(1);
Dinh Nguyen08e463e2015-03-30 17:01:07 -0500119
Chin Liang Seedc4d4aa2014-06-10 01:17:42 -0500120 /* configure the IOCSR / IO buffer settings */
121 if (scan_mgr_configure_iocsr())
122 hang();
123
Marek Vasut4a0080d2015-07-09 04:48:56 +0200124 sysmgr_config_warmrstcfgio(0);
125
Chin Liang See5d649d22013-09-11 11:24:48 -0500126 /* configure the pin muxing through system manager */
Marek Vasut4a0080d2015-07-09 04:48:56 +0200127 sysmgr_config_warmrstcfgio(1);
Chin Liang See5d649d22013-09-11 11:24:48 -0500128 sysmgr_pinmux_init();
Marek Vasut4a0080d2015-07-09 04:48:56 +0200129 sysmgr_config_warmrstcfgio(0);
130
Chin Liang See5d649d22013-09-11 11:24:48 -0500131#endif /* CONFIG_SOCFPGA_VIRTUAL_TARGET */
132
Marek Vasutbd65fe32015-07-09 05:21:02 +0200133 /* De-assert reset for peripherals and bridges based on handoff */
Dinh Nguyen77754402012-10-04 06:46:02 +0000134 reset_deassert_peripherals_handoff();
Marek Vasutbd65fe32015-07-09 05:21:02 +0200135 socfpga_bridges_reset(0);
Dinh Nguyen77754402012-10-04 06:46:02 +0000136
Chin Liang See4c544192013-12-02 12:01:39 -0600137 debug("Unfreezing/Thaw all I/O banks\n");
138 /* unfreeze / thaw all IO banks */
139 sys_mgr_frzctrl_thaw_req();
140
Dinh Nguyen77754402012-10-04 06:46:02 +0000141 /* enable console uart printing */
142 preloader_console_init();
Dinh Nguyen37ef0c72015-03-30 17:01:08 -0500143
144 if (sdram_mmr_init_full(0xffffffff) != 0) {
145 puts("SDRAM init failed.\n");
146 hang();
147 }
148
149 debug("SDRAM: Calibrating PHY\n");
150 /* SDRAM calibration */
151 if (sdram_calibration_full() == 0) {
152 puts("SDRAM calibration failed.\n");
153 hang();
154 }
Dinh Nguyen89ba8242015-03-30 17:01:09 -0500155
156 sdram_size = sdram_calculate_size();
157 debug("SDRAM: %ld MiB\n", sdram_size >> 20);
Dinh Nguyen9ad3a4a2015-03-30 17:01:15 -0500158
159 /* Sanity check ensure correct SDRAM size specified */
160 if (get_ram_size(0, sdram_size) != sdram_size) {
161 puts("SDRAM size check failed!\n");
162 hang();
163 }
Marek Vasutbd65fe32015-07-09 05:21:02 +0200164
165 socfpga_bridges_reset(1);
Marek Vasut64730542015-07-09 05:36:23 +0200166
167 board_init_r(NULL, 0);
Dinh Nguyen77754402012-10-04 06:46:02 +0000168}