Dinh Nguyen | 7775440 | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2012 Altera Corporation <www.altera.com> |
| 3 | * |
Wolfgang Denk | 1a45966 | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 4 | * SPDX-License-Identifier: GPL-2.0+ |
Dinh Nguyen | 7775440 | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #include <common.h> |
| 8 | #include <asm/io.h> |
Dinh Nguyen | 0ef44d1 | 2015-04-15 16:44:32 -0500 | [diff] [blame] | 9 | #include <asm/pl310.h> |
Dinh Nguyen | 7775440 | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 10 | #include <asm/u-boot.h> |
| 11 | #include <asm/utils.h> |
Dinh Nguyen | 7775440 | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 12 | #include <image.h> |
Dinh Nguyen | 7775440 | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 13 | #include <asm/arch/reset_manager.h> |
| 14 | #include <spl.h> |
Chin Liang See | 5d649d2 | 2013-09-11 11:24:48 -0500 | [diff] [blame] | 15 | #include <asm/arch/system_manager.h> |
Chin Liang See | 4c54419 | 2013-12-02 12:01:39 -0600 | [diff] [blame] | 16 | #include <asm/arch/freeze_controller.h> |
Chin Liang See | 3ab019e | 2014-07-22 04:28:35 -0500 | [diff] [blame] | 17 | #include <asm/arch/clock_manager.h> |
| 18 | #include <asm/arch/scan_manager.h> |
Dinh Nguyen | 37ef0c7 | 2015-03-30 17:01:08 -0500 | [diff] [blame] | 19 | #include <asm/arch/sdram.h> |
Marek Vasut | 232fcc6 | 2015-07-09 05:15:40 +0200 | [diff] [blame] | 20 | #include <asm/arch/scu.h> |
| 21 | #include <asm/arch/nic301.h> |
Dinh Nguyen | 7775440 | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 22 | |
| 23 | DECLARE_GLOBAL_DATA_PTR; |
| 24 | |
Dinh Nguyen | 0ef44d1 | 2015-04-15 16:44:32 -0500 | [diff] [blame] | 25 | static struct pl310_regs *const pl310 = |
| 26 | (struct pl310_regs *)CONFIG_SYS_PL310_BASE; |
Marek Vasut | 232fcc6 | 2015-07-09 05:15:40 +0200 | [diff] [blame] | 27 | static struct scu_registers *scu_regs = |
| 28 | (struct scu_registers *)SOCFPGA_MPUSCU_ADDRESS; |
| 29 | static struct nic301_registers *nic301_regs = |
| 30 | (struct nic301_registers *)SOCFPGA_L3REGS_ADDRESS; |
| 31 | |
Marek Vasut | 6473054 | 2015-07-09 05:36:23 +0200 | [diff] [blame] | 32 | u32 spl_boot_device(void) |
| 33 | { |
Marek Vasut | d3f34e7 | 2015-07-10 00:04:23 +0200 | [diff] [blame^] | 34 | #ifdef CONFIG_SPL_MMC_SUPPORT |
| 35 | socfpga_per_reset(SOCFPGA_RESET(SDMMC), 0); |
| 36 | socfpga_per_reset(SOCFPGA_RESET(DMA), 0); |
| 37 | return BOOT_DEVICE_MMC1; |
| 38 | #else |
Marek Vasut | 6473054 | 2015-07-09 05:36:23 +0200 | [diff] [blame] | 39 | return BOOT_DEVICE_RAM; |
Marek Vasut | d3f34e7 | 2015-07-10 00:04:23 +0200 | [diff] [blame^] | 40 | #endif |
Marek Vasut | 6473054 | 2015-07-09 05:36:23 +0200 | [diff] [blame] | 41 | } |
| 42 | |
Marek Vasut | d3f34e7 | 2015-07-10 00:04:23 +0200 | [diff] [blame^] | 43 | #ifdef CONFIG_SPL_MMC_SUPPORT |
| 44 | u32 spl_boot_mode(void) |
| 45 | { |
| 46 | #if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT) |
| 47 | return MMCSD_MODE_FS; |
| 48 | #else |
| 49 | return MMCSD_MODE_RAW; |
| 50 | #endif |
| 51 | } |
| 52 | #endif |
| 53 | |
Marek Vasut | 232fcc6 | 2015-07-09 05:15:40 +0200 | [diff] [blame] | 54 | static void socfpga_nic301_slave_ns(void) |
| 55 | { |
| 56 | writel(0x1, &nic301_regs->lwhps2fpgaregs); |
| 57 | writel(0x1, &nic301_regs->hps2fpgaregs); |
| 58 | writel(0x1, &nic301_regs->acp); |
| 59 | writel(0x1, &nic301_regs->rom); |
| 60 | writel(0x1, &nic301_regs->ocram); |
| 61 | writel(0x1, &nic301_regs->sdrdata); |
| 62 | } |
Dinh Nguyen | 0ef44d1 | 2015-04-15 16:44:32 -0500 | [diff] [blame] | 63 | |
Dinh Nguyen | 0ef44d1 | 2015-04-15 16:44:32 -0500 | [diff] [blame] | 64 | void board_init_f(ulong dummy) |
| 65 | { |
Marek Vasut | 6473054 | 2015-07-09 05:36:23 +0200 | [diff] [blame] | 66 | #ifndef CONFIG_SOCFPGA_VIRTUAL_TARGET |
| 67 | const struct cm_config *cm_default_cfg = cm_get_default_config(); |
| 68 | #endif |
Dinh Nguyen | 0ef44d1 | 2015-04-15 16:44:32 -0500 | [diff] [blame] | 69 | struct socfpga_system_manager *sysmgr_regs = |
| 70 | (struct socfpga_system_manager *)SOCFPGA_SYSMGR_ADDRESS; |
Marek Vasut | 6473054 | 2015-07-09 05:36:23 +0200 | [diff] [blame] | 71 | unsigned long sdram_size; |
Dinh Nguyen | 0ef44d1 | 2015-04-15 16:44:32 -0500 | [diff] [blame] | 72 | unsigned long reg; |
Marek Vasut | 6473054 | 2015-07-09 05:36:23 +0200 | [diff] [blame] | 73 | |
Dinh Nguyen | 0ef44d1 | 2015-04-15 16:44:32 -0500 | [diff] [blame] | 74 | /* |
| 75 | * First C code to run. Clear fake OCRAM ECC first as SBE |
| 76 | * and DBE might triggered during power on |
| 77 | */ |
| 78 | reg = readl(&sysmgr_regs->eccgrp_ocram); |
| 79 | if (reg & SYSMGR_ECC_OCRAM_SERR) |
| 80 | writel(SYSMGR_ECC_OCRAM_SERR | SYSMGR_ECC_OCRAM_EN, |
| 81 | &sysmgr_regs->eccgrp_ocram); |
| 82 | if (reg & SYSMGR_ECC_OCRAM_DERR) |
| 83 | writel(SYSMGR_ECC_OCRAM_DERR | SYSMGR_ECC_OCRAM_EN, |
| 84 | &sysmgr_regs->eccgrp_ocram); |
| 85 | |
| 86 | memset(__bss_start, 0, __bss_end - __bss_start); |
| 87 | |
Marek Vasut | 232fcc6 | 2015-07-09 05:15:40 +0200 | [diff] [blame] | 88 | socfpga_nic301_slave_ns(); |
| 89 | |
| 90 | /* Configure ARM MPU SNSAC register. */ |
| 91 | setbits_le32(&scu_regs->sacr, 0xfff); |
| 92 | |
Dinh Nguyen | 0ef44d1 | 2015-04-15 16:44:32 -0500 | [diff] [blame] | 93 | /* Remap SDRAM to 0x0 */ |
Marek Vasut | 232fcc6 | 2015-07-09 05:15:40 +0200 | [diff] [blame] | 94 | writel(0x1, &nic301_regs->remap); /* remap.mpuzero */ |
Dinh Nguyen | 0ef44d1 | 2015-04-15 16:44:32 -0500 | [diff] [blame] | 95 | writel(0x1, &pl310->pl310_addr_filter_start); |
| 96 | |
Chin Liang See | 5d649d2 | 2013-09-11 11:24:48 -0500 | [diff] [blame] | 97 | #ifndef CONFIG_SOCFPGA_VIRTUAL_TARGET |
Chin Liang See | 4c54419 | 2013-12-02 12:01:39 -0600 | [diff] [blame] | 98 | debug("Freezing all I/O banks\n"); |
| 99 | /* freeze all IO banks */ |
| 100 | sys_mgr_frzctrl_freeze_req(); |
| 101 | |
Marek Vasut | bd65fe3 | 2015-07-09 05:21:02 +0200 | [diff] [blame] | 102 | /* Put everything into reset but L4WD0. */ |
| 103 | socfpga_per_reset_all(); |
| 104 | /* Put FPGA bridges into reset too. */ |
| 105 | socfpga_bridges_reset(1); |
| 106 | |
Marek Vasut | a71df7a | 2015-07-09 02:51:56 +0200 | [diff] [blame] | 107 | socfpga_per_reset(SOCFPGA_RESET(SDR), 0); |
| 108 | socfpga_per_reset(SOCFPGA_RESET(UART0), 0); |
| 109 | socfpga_per_reset(SOCFPGA_RESET(OSC1TIMER0), 0); |
Dinh Nguyen | 0812a1d | 2015-03-30 17:01:05 -0500 | [diff] [blame] | 110 | |
Dinh Nguyen | 9fd565d | 2015-03-30 17:01:06 -0500 | [diff] [blame] | 111 | timer_init(); |
| 112 | |
Chin Liang See | ddfeb0a | 2014-03-04 22:13:53 -0600 | [diff] [blame] | 113 | debug("Reconfigure Clock Manager\n"); |
| 114 | /* reconfigure the PLLs */ |
Marek Vasut | 93b4abd | 2015-07-25 08:44:27 +0200 | [diff] [blame] | 115 | cm_basic_init(cm_default_cfg); |
Chin Liang See | ddfeb0a | 2014-03-04 22:13:53 -0600 | [diff] [blame] | 116 | |
Dinh Nguyen | 08e463e | 2015-03-30 17:01:07 -0500 | [diff] [blame] | 117 | /* Enable bootrom to configure IOs. */ |
Marek Vasut | 40687b4 | 2015-07-09 04:40:11 +0200 | [diff] [blame] | 118 | sysmgr_config_warmrstcfgio(1); |
Dinh Nguyen | 08e463e | 2015-03-30 17:01:07 -0500 | [diff] [blame] | 119 | |
Chin Liang See | dc4d4aa | 2014-06-10 01:17:42 -0500 | [diff] [blame] | 120 | /* configure the IOCSR / IO buffer settings */ |
| 121 | if (scan_mgr_configure_iocsr()) |
| 122 | hang(); |
| 123 | |
Marek Vasut | 4a0080d | 2015-07-09 04:48:56 +0200 | [diff] [blame] | 124 | sysmgr_config_warmrstcfgio(0); |
| 125 | |
Chin Liang See | 5d649d2 | 2013-09-11 11:24:48 -0500 | [diff] [blame] | 126 | /* configure the pin muxing through system manager */ |
Marek Vasut | 4a0080d | 2015-07-09 04:48:56 +0200 | [diff] [blame] | 127 | sysmgr_config_warmrstcfgio(1); |
Chin Liang See | 5d649d2 | 2013-09-11 11:24:48 -0500 | [diff] [blame] | 128 | sysmgr_pinmux_init(); |
Marek Vasut | 4a0080d | 2015-07-09 04:48:56 +0200 | [diff] [blame] | 129 | sysmgr_config_warmrstcfgio(0); |
| 130 | |
Chin Liang See | 5d649d2 | 2013-09-11 11:24:48 -0500 | [diff] [blame] | 131 | #endif /* CONFIG_SOCFPGA_VIRTUAL_TARGET */ |
| 132 | |
Marek Vasut | bd65fe3 | 2015-07-09 05:21:02 +0200 | [diff] [blame] | 133 | /* De-assert reset for peripherals and bridges based on handoff */ |
Dinh Nguyen | 7775440 | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 134 | reset_deassert_peripherals_handoff(); |
Marek Vasut | bd65fe3 | 2015-07-09 05:21:02 +0200 | [diff] [blame] | 135 | socfpga_bridges_reset(0); |
Dinh Nguyen | 7775440 | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 136 | |
Chin Liang See | 4c54419 | 2013-12-02 12:01:39 -0600 | [diff] [blame] | 137 | debug("Unfreezing/Thaw all I/O banks\n"); |
| 138 | /* unfreeze / thaw all IO banks */ |
| 139 | sys_mgr_frzctrl_thaw_req(); |
| 140 | |
Dinh Nguyen | 7775440 | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 141 | /* enable console uart printing */ |
| 142 | preloader_console_init(); |
Dinh Nguyen | 37ef0c7 | 2015-03-30 17:01:08 -0500 | [diff] [blame] | 143 | |
| 144 | if (sdram_mmr_init_full(0xffffffff) != 0) { |
| 145 | puts("SDRAM init failed.\n"); |
| 146 | hang(); |
| 147 | } |
| 148 | |
| 149 | debug("SDRAM: Calibrating PHY\n"); |
| 150 | /* SDRAM calibration */ |
| 151 | if (sdram_calibration_full() == 0) { |
| 152 | puts("SDRAM calibration failed.\n"); |
| 153 | hang(); |
| 154 | } |
Dinh Nguyen | 89ba824 | 2015-03-30 17:01:09 -0500 | [diff] [blame] | 155 | |
| 156 | sdram_size = sdram_calculate_size(); |
| 157 | debug("SDRAM: %ld MiB\n", sdram_size >> 20); |
Dinh Nguyen | 9ad3a4a | 2015-03-30 17:01:15 -0500 | [diff] [blame] | 158 | |
| 159 | /* Sanity check ensure correct SDRAM size specified */ |
| 160 | if (get_ram_size(0, sdram_size) != sdram_size) { |
| 161 | puts("SDRAM size check failed!\n"); |
| 162 | hang(); |
| 163 | } |
Marek Vasut | bd65fe3 | 2015-07-09 05:21:02 +0200 | [diff] [blame] | 164 | |
| 165 | socfpga_bridges_reset(1); |
Marek Vasut | 6473054 | 2015-07-09 05:36:23 +0200 | [diff] [blame] | 166 | |
| 167 | board_init_r(NULL, 0); |
Dinh Nguyen | 7775440 | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 168 | } |