wdenk | 73a8b27 | 2003-06-05 19:27:42 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2000 |
| 3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 4 | * |
| 5 | * See file CREDITS for list of people who contributed to this |
| 6 | * project. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or |
| 9 | * modify it under the terms of the GNU General Public License as |
| 10 | * published by the Free Software Foundation; either version 2 of |
| 11 | * the License, or (at your option) any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 21 | * MA 02111-1307 USA |
| 22 | */ |
| 23 | |
| 24 | |
| 25 | #include <common.h> |
| 26 | #include <mpc8xx.h> |
| 27 | |
| 28 | /* ------------------------------------------------------------------------- */ |
| 29 | |
| 30 | static long int dram_size (long int, long int *, long int); |
| 31 | |
| 32 | /* ------------------------------------------------------------------------- */ |
| 33 | |
| 34 | #define _NOT_USED_ 0xFFFFCC25 |
| 35 | |
| 36 | const uint sdram_table[] = |
| 37 | { |
| 38 | /* |
| 39 | * Single Read. (Offset 00h in UPMA RAM) |
| 40 | */ |
| 41 | 0x0F03CC04, 0x00ACCC24, 0x1FF74C20, _NOT_USED_, |
| 42 | _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, |
| 43 | |
| 44 | /* |
| 45 | * Burst Read. (Offset 08h in UPMA RAM) |
| 46 | */ |
| 47 | 0x0F03CC04, 0x00ACCC24, 0x00FFCC20, 0x00FFCC20, |
| 48 | 0x01FFCC20, 0x1FF74C20, _NOT_USED_, _NOT_USED_, |
| 49 | _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, |
| 50 | _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, |
| 51 | |
| 52 | /* |
| 53 | * Single Write. (Offset 18h in UPMA RAM) |
| 54 | */ |
| 55 | 0x0F03CC02, 0x00AC0C24, 0x1FF74C25, _NOT_USED_, |
| 56 | _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, |
| 57 | |
| 58 | /* |
| 59 | * Burst Write. (Offset 20h in UPMA RAM) |
| 60 | */ |
| 61 | 0x0F03CC00, 0x00AC0C20, 0x00FFFC20, 0x00FFFC22, |
| 62 | 0x01FFFC24, 0x1FF74C25, _NOT_USED_, _NOT_USED_, |
| 63 | _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, |
| 64 | _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_, |
| 65 | |
| 66 | /* |
| 67 | * Refresh. (Offset 30h in UPMA RAM) |
| 68 | * (Initialization code at 0x36) |
| 69 | */ |
| 70 | 0x0FF0CC24, 0xFFFFCC24, _NOT_USED_, _NOT_USED_, |
| 71 | _NOT_USED_, _NOT_USED_, 0xEFFB8C34, 0x0FF74C34, |
wdenk | 1eaeb58 | 2004-06-08 00:22:43 +0000 | [diff] [blame] | 72 | 0x0FFACCB4, 0x0FF5CC34, 0x0FFFCC34, 0x0FFFCCB4, |
wdenk | 73a8b27 | 2003-06-05 19:27:42 +0000 | [diff] [blame] | 73 | |
| 74 | /* |
| 75 | * Exception. (Offset 3Ch in UPMA RAM) |
| 76 | */ |
| 77 | 0x0FEA8C34, 0x1FB54C34, 0xFFFFCC34, _NOT_USED_ |
| 78 | }; |
| 79 | |
| 80 | /* ------------------------------------------------------------------------- */ |
| 81 | |
| 82 | |
| 83 | /* |
| 84 | * Check Board Identity: |
| 85 | */ |
| 86 | |
| 87 | int checkboard (void) |
| 88 | { |
| 89 | puts ("Board: RMU\n") ; |
| 90 | return (0) ; |
| 91 | } |
| 92 | |
| 93 | /* ------------------------------------------------------------------------- */ |
| 94 | |
| 95 | long int initdram (int board_type) |
| 96 | { |
wdenk | 5fa66df | 2003-10-29 23:18:55 +0000 | [diff] [blame] | 97 | volatile immap_t *immap = (immap_t *) CFG_IMMR; |
| 98 | volatile memctl8xx_t *memctl = &immap->im_memctl; |
| 99 | long int size9; |
wdenk | 73a8b27 | 2003-06-05 19:27:42 +0000 | [diff] [blame] | 100 | |
wdenk | 5fa66df | 2003-10-29 23:18:55 +0000 | [diff] [blame] | 101 | upmconfig (UPMA, (uint *) sdram_table, |
| 102 | sizeof (sdram_table) / sizeof (uint)); |
wdenk | 73a8b27 | 2003-06-05 19:27:42 +0000 | [diff] [blame] | 103 | |
| 104 | /* Refresh clock prescalar */ |
wdenk | 5fa66df | 2003-10-29 23:18:55 +0000 | [diff] [blame] | 105 | memctl->memc_mptpr = CFG_MPTPR; |
wdenk | 73a8b27 | 2003-06-05 19:27:42 +0000 | [diff] [blame] | 106 | |
wdenk | 5fa66df | 2003-10-29 23:18:55 +0000 | [diff] [blame] | 107 | memctl->memc_mar = 0x00000088; |
wdenk | 73a8b27 | 2003-06-05 19:27:42 +0000 | [diff] [blame] | 108 | |
| 109 | /* Map controller banks 1 to the SDRAM bank */ |
wdenk | 5fa66df | 2003-10-29 23:18:55 +0000 | [diff] [blame] | 110 | memctl->memc_or1 = CFG_OR1_PRELIM; |
| 111 | memctl->memc_br1 = CFG_BR1_PRELIM; |
wdenk | 73a8b27 | 2003-06-05 19:27:42 +0000 | [diff] [blame] | 112 | |
wdenk | 5fa66df | 2003-10-29 23:18:55 +0000 | [diff] [blame] | 113 | memctl->memc_mamr = CFG_MAMR_9COL & (~(MAMR_PTAE)); /* no refresh yet */ |
wdenk | 73a8b27 | 2003-06-05 19:27:42 +0000 | [diff] [blame] | 114 | |
wdenk | 5fa66df | 2003-10-29 23:18:55 +0000 | [diff] [blame] | 115 | udelay (200); |
wdenk | 73a8b27 | 2003-06-05 19:27:42 +0000 | [diff] [blame] | 116 | |
wdenk | 5fa66df | 2003-10-29 23:18:55 +0000 | [diff] [blame] | 117 | /* perform SDRAM initializsation sequence */ |
wdenk | 73a8b27 | 2003-06-05 19:27:42 +0000 | [diff] [blame] | 118 | |
wdenk | 5fa66df | 2003-10-29 23:18:55 +0000 | [diff] [blame] | 119 | memctl->memc_mcr = 0x80002136; /* SDRAM bank 0 */ |
| 120 | udelay (1); |
wdenk | 73a8b27 | 2003-06-05 19:27:42 +0000 | [diff] [blame] | 121 | |
wdenk | 5fa66df | 2003-10-29 23:18:55 +0000 | [diff] [blame] | 122 | memctl->memc_mamr |= MAMR_PTAE; /* enable refresh */ |
wdenk | 73a8b27 | 2003-06-05 19:27:42 +0000 | [diff] [blame] | 123 | |
wdenk | 5fa66df | 2003-10-29 23:18:55 +0000 | [diff] [blame] | 124 | udelay (1000); |
wdenk | 73a8b27 | 2003-06-05 19:27:42 +0000 | [diff] [blame] | 125 | |
wdenk | d94f92c | 2003-08-28 09:41:22 +0000 | [diff] [blame] | 126 | /* Check Bank 0 Memory Size, |
| 127 | * 9 column mode |
wdenk | 73a8b27 | 2003-06-05 19:27:42 +0000 | [diff] [blame] | 128 | */ |
| 129 | |
wdenk | 5fa66df | 2003-10-29 23:18:55 +0000 | [diff] [blame] | 130 | size9 = dram_size (CFG_MAMR_9COL, (ulong *) SDRAM_BASE_PRELIM, |
| 131 | SDRAM_MAX_SIZE); |
wdenk | 73a8b27 | 2003-06-05 19:27:42 +0000 | [diff] [blame] | 132 | |
wdenk | d94f92c | 2003-08-28 09:41:22 +0000 | [diff] [blame] | 133 | /* |
| 134 | * Final mapping: |
| 135 | */ |
| 136 | |
| 137 | memctl->memc_or1 = ((-size9) & 0xFFFF0000) | CFG_OR_TIMING_SDRAM; |
| 138 | udelay (1000); |
| 139 | |
wdenk | 5fa66df | 2003-10-29 23:18:55 +0000 | [diff] [blame] | 140 | return (size9); |
wdenk | 73a8b27 | 2003-06-05 19:27:42 +0000 | [diff] [blame] | 141 | } |
| 142 | |
| 143 | /* ------------------------------------------------------------------------- */ |
| 144 | |
| 145 | /* |
| 146 | * Check memory range for valid RAM. A simple memory test determines |
| 147 | * the actually available RAM size between addresses `base' and |
| 148 | * `base + maxsize'. Some (not all) hardware errors are detected: |
| 149 | * - short between address lines |
| 150 | * - short between data lines |
| 151 | */ |
| 152 | |
wdenk | 5fa66df | 2003-10-29 23:18:55 +0000 | [diff] [blame] | 153 | static long int dram_size (long int mamr_value, long int *base, |
| 154 | long int maxsize) |
wdenk | 73a8b27 | 2003-06-05 19:27:42 +0000 | [diff] [blame] | 155 | { |
wdenk | 5fa66df | 2003-10-29 23:18:55 +0000 | [diff] [blame] | 156 | volatile immap_t *immap = (immap_t *) CFG_IMMR; |
| 157 | volatile memctl8xx_t *memctl = &immap->im_memctl; |
wdenk | 73a8b27 | 2003-06-05 19:27:42 +0000 | [diff] [blame] | 158 | |
wdenk | 5fa66df | 2003-10-29 23:18:55 +0000 | [diff] [blame] | 159 | memctl->memc_mamr = mamr_value; |
wdenk | 73a8b27 | 2003-06-05 19:27:42 +0000 | [diff] [blame] | 160 | |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 161 | return (get_ram_size(base, maxsize)); |
wdenk | 73a8b27 | 2003-06-05 19:27:42 +0000 | [diff] [blame] | 162 | } |