blob: 6d60a4a6d955d276d12a492bdcf59342882a7dc0 [file] [log] [blame]
Prafulla Wadaskar5c3d5812009-06-20 11:01:52 +02001/*
2 * (C) Copyright 2009
3 * Marvell Semiconductor <www.marvell.com>
4 * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
5 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Prafulla Wadaskar5c3d5812009-06-20 11:01:52 +02007 */
8
9#ifndef _ASM_CACHE_H
10#define _ASM_CACHE_H
11
12#include <asm/system.h>
13
14/*
15 * Invalidate L2 Cache using co-proc instruction
16 */
17static inline void invalidate_l2_cache(void)
18{
19 unsigned int val=0;
20
21 asm volatile("mcr p15, 1, %0, c15, c11, 0 @ invl l2 cache"
22 : : "r" (val) : "cc");
23 isb();
24}
Kim, Heung Jun06e758e2009-06-20 11:02:17 +020025
26void l2_cache_enable(void);
27void l2_cache_disable(void);
Vincent Stehlédfa41382013-03-04 20:04:43 +000028void set_section_dcache(int section, enum dcache_option option);
Kim, Heung Jun06e758e2009-06-20 11:02:17 +020029
R Sricharan96fdbec2013-03-04 20:04:44 +000030void dram_bank_mmu_setup(int bank);
Anton Staaf44d6cbb2011-10-17 16:46:03 -070031/*
32 * The current upper bound for ARM L1 data cache line sizes is 64 bytes. We
33 * use that value for aligning DMA buffers unless the board config has specified
34 * an alternate cache line size.
35 */
36#ifdef CONFIG_SYS_CACHELINE_SIZE
37#define ARCH_DMA_MINALIGN CONFIG_SYS_CACHELINE_SIZE
38#else
39#define ARCH_DMA_MINALIGN 64
40#endif
41
Prafulla Wadaskar5c3d5812009-06-20 11:01:52 +020042#endif /* _ASM_CACHE_H */