blob: 52b5988ba5f23e4f342342d140c4f27ea729e80b [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Hans de Goede66525bb2015-08-08 16:03:29 +02002/*
3 * (C) 2015 Hans de Goede <hdegoede@redhat.com>
Hans de Goede66525bb2015-08-08 16:03:29 +02004 */
5
6/*
7 * Support for the ANX9804 bridge chip, which can take pixel data coming
8 * from a parallel LCD interface and translate it on the flight into a DP
9 * interface for driving eDP TFT displays.
10 */
11
12#include <common.h>
13#include <i2c.h>
Simon Glassc05ed002020-05-10 11:40:11 -060014#include <linux/delay.h>
Vasily Khoruzhick24bf59d2017-09-20 23:29:08 -070015#include "anx98xx-edp.h"
Hans de Goede66525bb2015-08-08 16:03:29 +020016#include "anx9804.h"
17
Hans de Goede66525bb2015-08-08 16:03:29 +020018/**
19 * anx9804_init() - Init anx9804 parallel lcd to edp bridge chip
20 *
21 * This function will init an anx9804 parallel lcd to dp bridge chip
22 * using the passed in parameters.
23 *
Samuel Holland24214972021-10-08 00:17:24 -050024 * @i2c_bus: Device of the i2c bus to which the anx9804 is connected.
Hans de Goede66525bb2015-08-08 16:03:29 +020025 * @lanes: Number of displayport lanes to use
26 * @data_rate: Register value for the bandwidth reg 0x06: 1.62G, 0x0a: 2.7G
27 * @bpp: Bits per pixel, must be 18 or 24
28 */
Samuel Holland24214972021-10-08 00:17:24 -050029void anx9804_init(struct udevice *i2c_bus, u8 lanes, u8 data_rate, int bpp)
Hans de Goede66525bb2015-08-08 16:03:29 +020030{
Samuel Holland24214972021-10-08 00:17:24 -050031 struct udevice *chip0, *chip1;
32 int c, colordepth, i, ret;
Hans de Goede66525bb2015-08-08 16:03:29 +020033
Samuel Holland24214972021-10-08 00:17:24 -050034 ret = i2c_get_chip(i2c_bus, 0x38, 1, &chip0);
35 if (ret)
36 return;
37
38 ret = i2c_get_chip(i2c_bus, 0x39, 1, &chip1);
39 if (ret)
40 return;
Hans de Goede66525bb2015-08-08 16:03:29 +020041
42 if (bpp == 18)
43 colordepth = 0x00; /* 6 bit */
44 else
45 colordepth = 0x10; /* 8 bit */
46
47 /* Reset */
Samuel Holland24214972021-10-08 00:17:24 -050048 dm_i2c_reg_write(chip1, ANX9804_RST_CTRL_REG, 1);
Hans de Goede66525bb2015-08-08 16:03:29 +020049 mdelay(100);
Samuel Holland24214972021-10-08 00:17:24 -050050 dm_i2c_reg_write(chip1, ANX9804_RST_CTRL_REG, 0);
Hans de Goede66525bb2015-08-08 16:03:29 +020051
52 /* Write 0 to the powerdown reg (powerup everything) */
Samuel Holland24214972021-10-08 00:17:24 -050053 dm_i2c_reg_write(chip1, ANX9804_POWERD_CTRL_REG, 0);
Hans de Goede66525bb2015-08-08 16:03:29 +020054
Samuel Holland24214972021-10-08 00:17:24 -050055 c = dm_i2c_reg_read(chip1, ANX9804_DEV_IDH_REG);
Hans de Goede66525bb2015-08-08 16:03:29 +020056 if (c != 0x98) {
57 printf("Error anx9804 chipid mismatch\n");
Hans de Goede66525bb2015-08-08 16:03:29 +020058 return;
59 }
60
61 for (i = 0; i < 100; i++) {
Samuel Holland24214972021-10-08 00:17:24 -050062 c = dm_i2c_reg_read(chip0, ANX9804_SYS_CTRL2_REG);
63 dm_i2c_reg_write(chip0, ANX9804_SYS_CTRL2_REG, c);
64 c = dm_i2c_reg_read(chip0, ANX9804_SYS_CTRL2_REG);
Hans de Goede66525bb2015-08-08 16:03:29 +020065 if ((c & ANX9804_SYS_CTRL2_CHA_STA) == 0)
66 break;
67
68 mdelay(5);
69 }
70 if (i == 100)
71 printf("Error anx9804 clock is not stable\n");
72
Samuel Holland24214972021-10-08 00:17:24 -050073 dm_i2c_reg_write(chip1, ANX9804_VID_CTRL2_REG, colordepth);
Wolfgang Denk0a50b3c2021-09-27 17:42:38 +020074
Hans de Goede66525bb2015-08-08 16:03:29 +020075 /* Set a bunch of analog related register values */
Samuel Holland24214972021-10-08 00:17:24 -050076 dm_i2c_reg_write(chip0, ANX9804_PLL_CTRL_REG, 0x07);
77 dm_i2c_reg_write(chip1, ANX9804_PLL_FILTER_CTRL3, 0x19);
78 dm_i2c_reg_write(chip1, ANX9804_PLL_CTRL3, 0xd9);
79 dm_i2c_reg_write(chip1, ANX9804_RST_CTRL2_REG, ANX9804_RST_CTRL2_AC_MODE);
80 dm_i2c_reg_write(chip1, ANX9804_ANALOG_DEBUG_REG1, 0xf0);
81 dm_i2c_reg_write(chip1, ANX9804_ANALOG_DEBUG_REG3, 0x99);
82 dm_i2c_reg_write(chip1, ANX9804_PLL_FILTER_CTRL1, 0x7b);
83 dm_i2c_reg_write(chip0, ANX9804_LINK_DEBUG_REG, 0x30);
84 dm_i2c_reg_write(chip1, ANX9804_PLL_FILTER_CTRL, 0x06);
Hans de Goede66525bb2015-08-08 16:03:29 +020085
86 /* Force HPD */
Samuel Holland24214972021-10-08 00:17:24 -050087 dm_i2c_reg_write(chip0, ANX9804_SYS_CTRL3_REG,
88 ANX9804_SYS_CTRL3_F_HPD | ANX9804_SYS_CTRL3_HPD_CTRL);
Hans de Goede66525bb2015-08-08 16:03:29 +020089
90 /* Power up and configure lanes */
Samuel Holland24214972021-10-08 00:17:24 -050091 dm_i2c_reg_write(chip0, ANX9804_ANALOG_POWER_DOWN_REG, 0x00);
92 dm_i2c_reg_write(chip0, ANX9804_TRAINING_LANE0_SET_REG, 0x00);
93 dm_i2c_reg_write(chip0, ANX9804_TRAINING_LANE1_SET_REG, 0x00);
94 dm_i2c_reg_write(chip0, ANX9804_TRAINING_LANE2_SET_REG, 0x00);
95 dm_i2c_reg_write(chip0, ANX9804_TRAINING_LANE3_SET_REG, 0x00);
Hans de Goede66525bb2015-08-08 16:03:29 +020096
97 /* Reset AUX CH */
Samuel Holland24214972021-10-08 00:17:24 -050098 dm_i2c_reg_write(chip1, ANX9804_RST_CTRL2_REG,
99 ANX9804_RST_CTRL2_AC_MODE | ANX9804_RST_CTRL2_AUX);
100 dm_i2c_reg_write(chip1, ANX9804_RST_CTRL2_REG,
101 ANX9804_RST_CTRL2_AC_MODE);
Hans de Goede66525bb2015-08-08 16:03:29 +0200102
103 /* Powerdown audio and some other unused bits */
Samuel Holland24214972021-10-08 00:17:24 -0500104 dm_i2c_reg_write(chip1, ANX9804_POWERD_CTRL_REG, ANX9804_POWERD_AUDIO);
105 dm_i2c_reg_write(chip0, ANX9804_HDCP_CONTROL_0_REG, 0x00);
106 dm_i2c_reg_write(chip0, 0xa7, 0x00);
Hans de Goede66525bb2015-08-08 16:03:29 +0200107
108 /* Set data-rate / lanes */
Samuel Holland24214972021-10-08 00:17:24 -0500109 dm_i2c_reg_write(chip0, ANX9804_LINK_BW_SET_REG, data_rate);
110 dm_i2c_reg_write(chip0, ANX9804_LANE_COUNT_SET_REG, lanes);
Hans de Goede66525bb2015-08-08 16:03:29 +0200111
Wolfgang Denk0a50b3c2021-09-27 17:42:38 +0200112 /* Link training */
Samuel Holland24214972021-10-08 00:17:24 -0500113 dm_i2c_reg_write(chip0, ANX9804_LINK_TRAINING_CTRL_REG,
114 ANX9804_LINK_TRAINING_CTRL_EN);
Hans de Goede66525bb2015-08-08 16:03:29 +0200115 mdelay(5);
116 for (i = 0; i < 100; i++) {
Samuel Holland24214972021-10-08 00:17:24 -0500117 c = dm_i2c_reg_read(chip0, ANX9804_LINK_TRAINING_CTRL_REG);
Hans de Goede66525bb2015-08-08 16:03:29 +0200118 if ((c & 0x01) == 0)
119 break;
120
121 mdelay(5);
122 }
123 if(i == 100) {
124 printf("Error anx9804 link training timeout\n");
Hans de Goede66525bb2015-08-08 16:03:29 +0200125 return;
126 }
127
128 /* Enable */
Samuel Holland24214972021-10-08 00:17:24 -0500129 dm_i2c_reg_write(chip1, ANX9804_VID_CTRL1_REG,
130 ANX9804_VID_CTRL1_VID_EN | ANX9804_VID_CTRL1_EDGE);
Hans de Goede66525bb2015-08-08 16:03:29 +0200131 /* Force stream valid */
Samuel Holland24214972021-10-08 00:17:24 -0500132 dm_i2c_reg_write(chip0, ANX9804_SYS_CTRL3_REG,
133 ANX9804_SYS_CTRL3_F_HPD | ANX9804_SYS_CTRL3_HPD_CTRL |
134 ANX9804_SYS_CTRL3_F_VALID | ANX9804_SYS_CTRL3_VALID_CTRL);
Hans de Goede66525bb2015-08-08 16:03:29 +0200135}