blob: 24123fcfe536d73861d4de51a19e6257b0fe2ac7 [file] [log] [blame]
Dirk Behme12201a12008-12-14 09:47:16 +01001/*
2 * (C) Copyright 2004-2008 Texas Instruments, <www.ti.com>
3 * Rohit Choraria <rohitkc@ti.com>
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Dirk Behme12201a12008-12-14 09:47:16 +01006 */
7
8#include <common.h>
9#include <asm/io.h>
10#include <asm/errno.h>
11#include <asm/arch/mem.h>
pekon gupta6aff0502013-11-22 16:53:29 +053012#include <linux/mtd/omap_gpmc.h>
Dirk Behme12201a12008-12-14 09:47:16 +010013#include <linux/mtd/nand_ecc.h>
Andreas Bießmann4a093002013-04-05 04:55:21 +000014#include <linux/bch.h>
Stefano Babicf7dad8f2012-03-21 23:56:17 +000015#include <linux/compiler.h>
Dirk Behme12201a12008-12-14 09:47:16 +010016#include <nand.h>
pekon gupta2eda8922013-11-22 16:53:30 +053017#include <linux/mtd/omap_elm.h>
pekon guptad016dc42013-11-18 19:03:00 +053018
19#define BADBLOCK_MARKER_LENGTH 2
20#define SECTOR_BYTES 512
pekon guptaf5f1f612013-11-19 11:02:15 +053021#define ECCCLEAR (0x1 << 8)
22#define ECCRESULTREG1 (0x1 << 0)
pekon gupta6e562b12013-11-19 11:02:17 +053023/* 4 bit padding to make byte aligned, 56 = 52 + 4 */
24#define BCH4_BIT_PAD 4
25
pekon gupta71a7f952013-11-19 11:02:16 +053026#ifdef CONFIG_BCH
27static u8 bch8_polynomial[] = {0xef, 0x51, 0x2e, 0x09, 0xed, 0x93, 0x9a, 0xc2,
28 0x97, 0x79, 0xe5, 0x24, 0xb5};
29#endif
Rostislav Lisovy5c3f7e02014-09-02 16:23:58 +020030static uint8_t cs_next;
pekon guptad016dc42013-11-18 19:03:00 +053031static __maybe_unused struct nand_ecclayout omap_ecclayout;
Dirk Behme12201a12008-12-14 09:47:16 +010032
33/*
Rostislav Lisovy5c3f7e02014-09-02 16:23:58 +020034 * Driver configurations
35 */
36struct omap_nand_info {
37 struct bch_control *control;
38 enum omap_ecc ecc_scheme;
39 int cs;
40};
41
42/* We are wasting a bit of memory but al least we are safe */
43static struct omap_nand_info omap_nand_info[GPMC_MAX_CS];
44
45/*
Dirk Behme12201a12008-12-14 09:47:16 +010046 * omap_nand_hwcontrol - Set the address pointers corretly for the
47 * following address/data/command operation
48 */
49static void omap_nand_hwcontrol(struct mtd_info *mtd, int32_t cmd,
50 uint32_t ctrl)
51{
52 register struct nand_chip *this = mtd->priv;
Rostislav Lisovy5c3f7e02014-09-02 16:23:58 +020053 struct omap_nand_info *info = this->priv;
54 int cs = info->cs;
Dirk Behme12201a12008-12-14 09:47:16 +010055
56 /*
57 * Point the IO_ADDR to DATA and ADDRESS registers instead
58 * of chip address
59 */
60 switch (ctrl) {
61 case NAND_CTRL_CHANGE | NAND_CTRL_CLE:
Dirk Behme89411352009-08-08 09:30:22 +020062 this->IO_ADDR_W = (void __iomem *)&gpmc_cfg->cs[cs].nand_cmd;
Dirk Behme12201a12008-12-14 09:47:16 +010063 break;
64 case NAND_CTRL_CHANGE | NAND_CTRL_ALE:
Dirk Behme89411352009-08-08 09:30:22 +020065 this->IO_ADDR_W = (void __iomem *)&gpmc_cfg->cs[cs].nand_adr;
Dirk Behme12201a12008-12-14 09:47:16 +010066 break;
67 case NAND_CTRL_CHANGE | NAND_NCE:
Dirk Behme89411352009-08-08 09:30:22 +020068 this->IO_ADDR_W = (void __iomem *)&gpmc_cfg->cs[cs].nand_dat;
Dirk Behme12201a12008-12-14 09:47:16 +010069 break;
70 }
71
72 if (cmd != NAND_CMD_NONE)
73 writeb(cmd, this->IO_ADDR_W);
74}
75
Simon Schwarz12c2f1e2011-09-14 15:30:16 -040076/* Check wait pin as dev ready indicator */
Stefan Roesefb384c42014-11-13 03:43:39 +010077static int omap_dev_ready(struct mtd_info *mtd)
Simon Schwarz12c2f1e2011-09-14 15:30:16 -040078{
79 return gpmc_cfg->status & (1 << 8);
80}
Dirk Behme12201a12008-12-14 09:47:16 +010081
82/*
83 * gen_true_ecc - This function will generate true ECC value, which
84 * can be used when correcting data read from NAND flash memory core
85 *
86 * @ecc_buf: buffer to store ecc code
87 *
88 * @return: re-formatted ECC value
89 */
90static uint32_t gen_true_ecc(uint8_t *ecc_buf)
91{
92 return ecc_buf[0] | (ecc_buf[1] << 16) | ((ecc_buf[2] & 0xF0) << 20) |
93 ((ecc_buf[2] & 0x0F) << 8);
94}
95
96/*
97 * omap_correct_data - Compares the ecc read from nand spare area with ECC
98 * registers values and corrects one bit error if it has occured
99 * Further details can be had from OMAP TRM and the following selected links:
100 * http://en.wikipedia.org/wiki/Hamming_code
101 * http://www.cs.utexas.edu/users/plaxton/c/337/05f/slides/ErrorCorrection-4.pdf
102 *
103 * @mtd: MTD device structure
104 * @dat: page data
105 * @read_ecc: ecc read from nand flash
106 * @calc_ecc: ecc read from ECC registers
107 *
108 * @return 0 if data is OK or corrected, else returns -1
109 */
Stefano Babicf7dad8f2012-03-21 23:56:17 +0000110static int __maybe_unused omap_correct_data(struct mtd_info *mtd, uint8_t *dat,
Dirk Behme12201a12008-12-14 09:47:16 +0100111 uint8_t *read_ecc, uint8_t *calc_ecc)
112{
113 uint32_t orig_ecc, new_ecc, res, hm;
114 uint16_t parity_bits, byte;
115 uint8_t bit;
116
117 /* Regenerate the orginal ECC */
118 orig_ecc = gen_true_ecc(read_ecc);
119 new_ecc = gen_true_ecc(calc_ecc);
120 /* Get the XOR of real ecc */
121 res = orig_ecc ^ new_ecc;
122 if (res) {
123 /* Get the hamming width */
124 hm = hweight32(res);
125 /* Single bit errors can be corrected! */
126 if (hm == 12) {
127 /* Correctable data! */
128 parity_bits = res >> 16;
129 bit = (parity_bits & 0x7);
130 byte = (parity_bits >> 3) & 0x1FF;
131 /* Flip the bit to correct */
132 dat[byte] ^= (0x1 << bit);
133 } else if (hm == 1) {
134 printf("Error: Ecc is wrong\n");
135 /* ECC itself is corrupted */
136 return 2;
137 } else {
138 /*
139 * hm distance != parity pairs OR one, could mean 2 bit
140 * error OR potentially be on a blank page..
141 * orig_ecc: contains spare area data from nand flash.
142 * new_ecc: generated ecc while reading data area.
143 * Note: if the ecc = 0, all data bits from which it was
144 * generated are 0xFF.
145 * The 3 byte(24 bits) ecc is generated per 512byte
146 * chunk of a page. If orig_ecc(from spare area)
147 * is 0xFF && new_ecc(computed now from data area)=0x0,
148 * this means that data area is 0xFF and spare area is
149 * 0xFF. A sure sign of a erased page!
150 */
151 if ((orig_ecc == 0x0FFF0FFF) && (new_ecc == 0x00000000))
152 return 0;
153 printf("Error: Bad compare! failed\n");
154 /* detected 2 bit error */
155 return -1;
156 }
157 }
158 return 0;
159}
160
161/*
pekon guptaf5f1f612013-11-19 11:02:15 +0530162 * omap_enable_hwecc - configures GPMC as per ECC scheme before read/write
Andreas Bießmann4a093002013-04-05 04:55:21 +0000163 * @mtd: MTD device structure
164 * @mode: Read/Write mode
165 */
166__maybe_unused
pekon guptaf5f1f612013-11-19 11:02:15 +0530167static void omap_enable_hwecc(struct mtd_info *mtd, int32_t mode)
Andreas Bießmann4a093002013-04-05 04:55:21 +0000168{
pekon guptaf5f1f612013-11-19 11:02:15 +0530169 struct nand_chip *nand = mtd->priv;
pekon gupta92332792014-04-11 12:55:33 +0530170 struct omap_nand_info *info = nand->priv;
pekon guptaf5f1f612013-11-19 11:02:15 +0530171 unsigned int dev_width = (nand->options & NAND_BUSWIDTH_16) ? 1 : 0;
172 unsigned int ecc_algo = 0;
173 unsigned int bch_type = 0;
174 unsigned int eccsize1 = 0x00, eccsize0 = 0x00, bch_wrapmode = 0x00;
175 u32 ecc_size_config_val = 0;
176 u32 ecc_config_val = 0;
Rostislav Lisovy5c3f7e02014-09-02 16:23:58 +0200177 int cs = info->cs;
Andreas Bießmann4a093002013-04-05 04:55:21 +0000178
pekon guptaf5f1f612013-11-19 11:02:15 +0530179 /* configure GPMC for specific ecc-scheme */
pekon gupta92332792014-04-11 12:55:33 +0530180 switch (info->ecc_scheme) {
pekon guptaf5f1f612013-11-19 11:02:15 +0530181 case OMAP_ECC_HAM1_CODE_SW:
182 return;
183 case OMAP_ECC_HAM1_CODE_HW:
184 ecc_algo = 0x0;
185 bch_type = 0x0;
186 bch_wrapmode = 0x00;
187 eccsize0 = 0xFF;
188 eccsize1 = 0xFF;
189 break;
190 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
191 case OMAP_ECC_BCH8_CODE_HW:
192 ecc_algo = 0x1;
193 bch_type = 0x1;
194 if (mode == NAND_ECC_WRITE) {
195 bch_wrapmode = 0x01;
196 eccsize0 = 0; /* extra bits in nibbles per sector */
197 eccsize1 = 28; /* OOB bits in nibbles per sector */
198 } else {
199 bch_wrapmode = 0x01;
200 eccsize0 = 26; /* ECC bits in nibbles per sector */
201 eccsize1 = 2; /* non-ECC bits in nibbles per sector */
Stefan Roese5d7a49b2013-12-05 07:58:06 +0100202 }
pekon guptaf5f1f612013-11-19 11:02:15 +0530203 break;
pekon gupta46840f62014-06-02 17:14:42 +0530204 case OMAP_ECC_BCH16_CODE_HW:
205 ecc_algo = 0x1;
206 bch_type = 0x2;
207 if (mode == NAND_ECC_WRITE) {
208 bch_wrapmode = 0x01;
209 eccsize0 = 0; /* extra bits in nibbles per sector */
210 eccsize1 = 52; /* OOB bits in nibbles per sector */
211 } else {
212 bch_wrapmode = 0x01;
213 eccsize0 = 52; /* ECC bits in nibbles per sector */
214 eccsize1 = 0; /* non-ECC bits in nibbles per sector */
215 }
216 break;
pekon guptaf5f1f612013-11-19 11:02:15 +0530217 default:
218 return;
pekon guptad016dc42013-11-18 19:03:00 +0530219 }
pekon guptaf5f1f612013-11-19 11:02:15 +0530220 /* Clear ecc and enable bits */
221 writel(ECCCLEAR | ECCRESULTREG1, &gpmc_cfg->ecc_control);
222 /* Configure ecc size for BCH */
223 ecc_size_config_val = (eccsize1 << 22) | (eccsize0 << 12);
224 writel(ecc_size_config_val, &gpmc_cfg->ecc_size_config);
Andreas Bießmann4a093002013-04-05 04:55:21 +0000225
pekon guptaf5f1f612013-11-19 11:02:15 +0530226 /* Configure device details for BCH engine */
227 ecc_config_val = ((ecc_algo << 16) | /* HAM1 | BCHx */
228 (bch_type << 12) | /* BCH4/BCH8/BCH16 */
229 (bch_wrapmode << 8) | /* wrap mode */
230 (dev_width << 7) | /* bus width */
231 (0x0 << 4) | /* number of sectors */
232 (cs << 1) | /* ECC CS */
233 (0x1)); /* enable ECC */
234 writel(ecc_config_val, &gpmc_cfg->ecc_config);
Andreas Bießmann4a093002013-04-05 04:55:21 +0000235}
236
237/*
pekon gupta71a7f952013-11-19 11:02:16 +0530238 * omap_calculate_ecc - Read ECC result
239 * @mtd: MTD structure
240 * @dat: unused
241 * @ecc_code: ecc_code buffer
242 * Using noninverted ECC can be considered ugly since writing a blank
243 * page ie. padding will clear the ECC bytes. This is no problem as
244 * long nobody is trying to write data on the seemingly unused page.
245 * Reading an erased page will produce an ECC mismatch between
246 * generated and read ECC bytes that has to be dealt with separately.
247 * E.g. if page is 0xFF (fresh erased), and if HW ECC engine within GPMC
248 * is used, the result of read will be 0x0 while the ECC offsets of the
249 * spare area will be 0xFF which will result in an ECC mismatch.
Andreas Bießmann4a093002013-04-05 04:55:21 +0000250 */
pekon gupta71a7f952013-11-19 11:02:16 +0530251static int omap_calculate_ecc(struct mtd_info *mtd, const uint8_t *dat,
Mansoor Ahamedc3754e92012-11-06 13:06:33 +0000252 uint8_t *ecc_code)
253{
pekon gupta71a7f952013-11-19 11:02:16 +0530254 struct nand_chip *chip = mtd->priv;
pekon gupta92332792014-04-11 12:55:33 +0530255 struct omap_nand_info *info = chip->priv;
pekon gupta71a7f952013-11-19 11:02:16 +0530256 uint32_t *ptr, val = 0;
Mansoor Ahamedc3754e92012-11-06 13:06:33 +0000257 int8_t i = 0, j;
258
pekon gupta92332792014-04-11 12:55:33 +0530259 switch (info->ecc_scheme) {
pekon gupta71a7f952013-11-19 11:02:16 +0530260 case OMAP_ECC_HAM1_CODE_HW:
261 val = readl(&gpmc_cfg->ecc1_result);
262 ecc_code[0] = val & 0xFF;
263 ecc_code[1] = (val >> 16) & 0xFF;
264 ecc_code[2] = ((val >> 8) & 0x0F) | ((val >> 20) & 0xF0);
265 break;
266#ifdef CONFIG_BCH
267 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
268#endif
269 case OMAP_ECC_BCH8_CODE_HW:
Mansoor Ahamedc3754e92012-11-06 13:06:33 +0000270 ptr = &gpmc_cfg->bch_result_0_3[0].bch_result_x[3];
pekon gupta71a7f952013-11-19 11:02:16 +0530271 val = readl(ptr);
272 ecc_code[i++] = (val >> 0) & 0xFF;
Mansoor Ahamedc3754e92012-11-06 13:06:33 +0000273 ptr--;
274 for (j = 0; j < 3; j++) {
pekon gupta71a7f952013-11-19 11:02:16 +0530275 val = readl(ptr);
276 ecc_code[i++] = (val >> 24) & 0xFF;
277 ecc_code[i++] = (val >> 16) & 0xFF;
278 ecc_code[i++] = (val >> 8) & 0xFF;
279 ecc_code[i++] = (val >> 0) & 0xFF;
Mansoor Ahamedc3754e92012-11-06 13:06:33 +0000280 ptr--;
281 }
pekon gupta71a7f952013-11-19 11:02:16 +0530282 break;
pekon gupta46840f62014-06-02 17:14:42 +0530283 case OMAP_ECC_BCH16_CODE_HW:
284 val = readl(&gpmc_cfg->bch_result_4_6[0].bch_result_x[2]);
285 ecc_code[i++] = (val >> 8) & 0xFF;
286 ecc_code[i++] = (val >> 0) & 0xFF;
287 val = readl(&gpmc_cfg->bch_result_4_6[0].bch_result_x[1]);
288 ecc_code[i++] = (val >> 24) & 0xFF;
289 ecc_code[i++] = (val >> 16) & 0xFF;
290 ecc_code[i++] = (val >> 8) & 0xFF;
291 ecc_code[i++] = (val >> 0) & 0xFF;
292 val = readl(&gpmc_cfg->bch_result_4_6[0].bch_result_x[0]);
293 ecc_code[i++] = (val >> 24) & 0xFF;
294 ecc_code[i++] = (val >> 16) & 0xFF;
295 ecc_code[i++] = (val >> 8) & 0xFF;
296 ecc_code[i++] = (val >> 0) & 0xFF;
297 for (j = 3; j >= 0; j--) {
298 val = readl(&gpmc_cfg->bch_result_0_3[0].bch_result_x[j]
299 );
300 ecc_code[i++] = (val >> 24) & 0xFF;
301 ecc_code[i++] = (val >> 16) & 0xFF;
302 ecc_code[i++] = (val >> 8) & 0xFF;
303 ecc_code[i++] = (val >> 0) & 0xFF;
304 }
305 break;
pekon gupta71a7f952013-11-19 11:02:16 +0530306 default:
307 return -EINVAL;
Mansoor Ahamedc3754e92012-11-06 13:06:33 +0000308 }
pekon gupta71a7f952013-11-19 11:02:16 +0530309 /* ECC scheme specific syndrome customizations */
pekon gupta92332792014-04-11 12:55:33 +0530310 switch (info->ecc_scheme) {
pekon gupta71a7f952013-11-19 11:02:16 +0530311 case OMAP_ECC_HAM1_CODE_HW:
312 break;
313#ifdef CONFIG_BCH
314 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
315
316 for (i = 0; i < chip->ecc.bytes; i++)
317 *(ecc_code + i) = *(ecc_code + i) ^
318 bch8_polynomial[i];
319 break;
320#endif
321 case OMAP_ECC_BCH8_CODE_HW:
322 ecc_code[chip->ecc.bytes - 1] = 0x00;
323 break;
pekon gupta46840f62014-06-02 17:14:42 +0530324 case OMAP_ECC_BCH16_CODE_HW:
325 break;
pekon gupta71a7f952013-11-19 11:02:16 +0530326 default:
327 return -EINVAL;
328 }
329 return 0;
Mansoor Ahamedc3754e92012-11-06 13:06:33 +0000330}
331
pekon gupta71a7f952013-11-19 11:02:16 +0530332#ifdef CONFIG_NAND_OMAP_ELM
Mansoor Ahamedc3754e92012-11-06 13:06:33 +0000333/*
Jeroen Hofstee44152972014-10-08 22:57:42 +0200334 * omap_reverse_list - re-orders list elements in reverse order [internal]
335 * @list: pointer to start of list
336 * @length: length of list
337*/
338static void omap_reverse_list(u8 *list, unsigned int length)
339{
340 unsigned int i, j;
341 unsigned int half_length = length / 2;
342 u8 tmp;
343 for (i = 0, j = length - 1; i < half_length; i++, j--) {
344 tmp = list[i];
345 list[i] = list[j];
346 list[j] = tmp;
347 }
348}
349
350/*
Mansoor Ahamedc3754e92012-11-06 13:06:33 +0000351 * omap_correct_data_bch - Compares the ecc read from nand spare area
352 * with ECC registers values and corrects one bit error if it has occured
353 *
354 * @mtd: MTD device structure
355 * @dat: page data
356 * @read_ecc: ecc read from nand flash (ignored)
357 * @calc_ecc: ecc read from ECC registers
358 *
359 * @return 0 if data is OK or corrected, else returns -1
360 */
361static int omap_correct_data_bch(struct mtd_info *mtd, uint8_t *dat,
362 uint8_t *read_ecc, uint8_t *calc_ecc)
363{
364 struct nand_chip *chip = mtd->priv;
pekon gupta92332792014-04-11 12:55:33 +0530365 struct omap_nand_info *info = chip->priv;
pekon guptaa09431d2014-04-11 12:55:34 +0530366 struct nand_ecc_ctrl *ecc = &chip->ecc;
pekon gupta6e562b12013-11-19 11:02:17 +0530367 uint32_t error_count = 0, error_max;
pekon gupta46840f62014-06-02 17:14:42 +0530368 uint32_t error_loc[ELM_MAX_ERROR_COUNT];
pekon guptad21e77f2014-04-11 12:55:32 +0530369 enum bch_level bch_type;
pekon gupta6e562b12013-11-19 11:02:17 +0530370 uint32_t i, ecc_flag = 0;
Guido Martínezeb54d2c2015-01-02 14:49:10 -0300371 uint8_t count;
pekon gupta6e562b12013-11-19 11:02:17 +0530372 uint32_t byte_pos, bit_pos;
Guido Martínezeb54d2c2015-01-02 14:49:10 -0300373 int err = 0;
Mansoor Ahamedc3754e92012-11-06 13:06:33 +0000374
pekon gupta6e562b12013-11-19 11:02:17 +0530375 /* check calculated ecc */
pekon guptaa09431d2014-04-11 12:55:34 +0530376 for (i = 0; i < ecc->bytes && !ecc_flag; i++) {
pekon gupta6e562b12013-11-19 11:02:17 +0530377 if (calc_ecc[i] != 0x00)
Mansoor Ahamedc3754e92012-11-06 13:06:33 +0000378 ecc_flag = 1;
pekon gupta6e562b12013-11-19 11:02:17 +0530379 }
Mansoor Ahamedc3754e92012-11-06 13:06:33 +0000380 if (!ecc_flag)
381 return 0;
382
pekon gupta6e562b12013-11-19 11:02:17 +0530383 /* check for whether its a erased-page */
384 ecc_flag = 0;
pekon guptaa09431d2014-04-11 12:55:34 +0530385 for (i = 0; i < ecc->bytes && !ecc_flag; i++) {
pekon gupta6e562b12013-11-19 11:02:17 +0530386 if (read_ecc[i] != 0xff)
387 ecc_flag = 1;
388 }
389 if (!ecc_flag)
390 return 0;
Mansoor Ahamedc3754e92012-11-06 13:06:33 +0000391
392 /*
393 * while reading ECC result we read it in big endian.
394 * Hence while loading to ELM we have rotate to get the right endian.
395 */
pekon gupta92332792014-04-11 12:55:33 +0530396 switch (info->ecc_scheme) {
pekon gupta6e562b12013-11-19 11:02:17 +0530397 case OMAP_ECC_BCH8_CODE_HW:
pekon guptad21e77f2014-04-11 12:55:32 +0530398 bch_type = BCH_8_BIT;
pekon guptaa09431d2014-04-11 12:55:34 +0530399 omap_reverse_list(calc_ecc, ecc->bytes - 1);
pekon gupta6e562b12013-11-19 11:02:17 +0530400 break;
pekon gupta46840f62014-06-02 17:14:42 +0530401 case OMAP_ECC_BCH16_CODE_HW:
402 bch_type = BCH_16_BIT;
403 omap_reverse_list(calc_ecc, ecc->bytes);
404 break;
pekon gupta6e562b12013-11-19 11:02:17 +0530405 default:
406 return -EINVAL;
Mansoor Ahamedc3754e92012-11-06 13:06:33 +0000407 }
pekon gupta6e562b12013-11-19 11:02:17 +0530408 /* use elm module to check for errors */
pekon guptad21e77f2014-04-11 12:55:32 +0530409 elm_config(bch_type);
pekon gupta3f990dc2014-04-11 12:55:35 +0530410 err = elm_check_error(calc_ecc, bch_type, &error_count, error_loc);
411 if (err)
412 return err;
413
Mansoor Ahamedc3754e92012-11-06 13:06:33 +0000414 /* correct bch error */
pekon gupta6e562b12013-11-19 11:02:17 +0530415 for (count = 0; count < error_count; count++) {
pekon gupta92332792014-04-11 12:55:33 +0530416 switch (info->ecc_scheme) {
pekon guptad21e77f2014-04-11 12:55:32 +0530417 case OMAP_ECC_BCH8_CODE_HW:
pekon gupta6e562b12013-11-19 11:02:17 +0530418 /* 14th byte in ECC is reserved to match ROM layout */
pekon guptaa09431d2014-04-11 12:55:34 +0530419 error_max = SECTOR_BYTES + (ecc->bytes - 1);
pekon gupta6e562b12013-11-19 11:02:17 +0530420 break;
pekon gupta46840f62014-06-02 17:14:42 +0530421 case OMAP_ECC_BCH16_CODE_HW:
422 error_max = SECTOR_BYTES + ecc->bytes;
423 break;
pekon gupta6e562b12013-11-19 11:02:17 +0530424 default:
425 return -EINVAL;
426 }
427 byte_pos = error_max - (error_loc[count] / 8) - 1;
428 bit_pos = error_loc[count] % 8;
429 if (byte_pos < SECTOR_BYTES) {
430 dat[byte_pos] ^= 1 << bit_pos;
431 printf("nand: bit-flip corrected @data=%d\n", byte_pos);
432 } else if (byte_pos < error_max) {
Belisko Marek97eeae12014-04-25 12:00:07 +0200433 read_ecc[byte_pos - SECTOR_BYTES] ^= 1 << bit_pos;
pekon gupta6e562b12013-11-19 11:02:17 +0530434 printf("nand: bit-flip corrected @oob=%d\n", byte_pos -
435 SECTOR_BYTES);
436 } else {
437 err = -EBADMSG;
438 printf("nand: error: invalid bit-flip location\n");
439 }
440 }
441 return (err) ? err : error_count;
Mansoor Ahamedc3754e92012-11-06 13:06:33 +0000442}
Mansoor Ahamedc3754e92012-11-06 13:06:33 +0000443
Daniel Mackc316f572014-06-25 14:43:32 +0200444#ifdef CONFIG_NAND_OMAP_GPMC_PREFETCH
445
446#define PREFETCH_CONFIG1_CS_SHIFT 24
447#define PREFETCH_FIFOTHRESHOLD_MAX 0x40
448#define PREFETCH_FIFOTHRESHOLD(val) ((val) << 8)
449#define PREFETCH_STATUS_COUNT(val) (val & 0x00003fff)
450#define PREFETCH_STATUS_FIFO_CNT(val) ((val >> 24) & 0x7F)
451#define ENABLE_PREFETCH (1 << 7)
452
453/**
454 * omap_prefetch_enable - configures and starts prefetch transfer
455 * @fifo_th: fifo threshold to be used for read/ write
456 * @count: number of bytes to be transferred
457 * @is_write: prefetch read(0) or write post(1) mode
458 * @cs: chip select to use
459 */
460static int omap_prefetch_enable(int fifo_th, unsigned int count, int is_write, int cs)
461{
462 uint32_t val;
463
464 if (fifo_th > PREFETCH_FIFOTHRESHOLD_MAX)
465 return -EINVAL;
466
467 if (readl(&gpmc_cfg->prefetch_control))
468 return -EBUSY;
469
470 /* Set the amount of bytes to be prefetched */
471 writel(count, &gpmc_cfg->prefetch_config2);
472
473 val = (cs << PREFETCH_CONFIG1_CS_SHIFT) | (is_write & 1) |
474 PREFETCH_FIFOTHRESHOLD(fifo_th) | ENABLE_PREFETCH;
475 writel(val, &gpmc_cfg->prefetch_config1);
476
477 /* Start the prefetch engine */
478 writel(1, &gpmc_cfg->prefetch_control);
479
480 return 0;
481}
482
483/**
484 * omap_prefetch_reset - disables and stops the prefetch engine
485 */
486static void omap_prefetch_reset(void)
487{
488 writel(0, &gpmc_cfg->prefetch_control);
489 writel(0, &gpmc_cfg->prefetch_config1);
490}
491
492static int __read_prefetch_aligned(struct nand_chip *chip, uint32_t *buf, int len)
493{
494 int ret;
495 uint32_t cnt;
496 struct omap_nand_info *info = chip->priv;
497
498 ret = omap_prefetch_enable(PREFETCH_FIFOTHRESHOLD_MAX, len, 0, info->cs);
499 if (ret < 0)
500 return ret;
501
502 do {
503 int i;
504
505 cnt = readl(&gpmc_cfg->prefetch_status);
506 cnt = PREFETCH_STATUS_FIFO_CNT(cnt);
507
508 for (i = 0; i < cnt / 4; i++) {
509 *buf++ = readl(CONFIG_SYS_NAND_BASE);
510 len -= 4;
511 }
512 } while (len);
513
514 omap_prefetch_reset();
515
516 return 0;
517}
518
519static void omap_nand_read_prefetch8(struct mtd_info *mtd, uint8_t *buf, int len)
520{
521 int ret;
522 uint32_t head, tail;
523 struct nand_chip *chip = mtd->priv;
524
525 /*
526 * If the destination buffer is unaligned, start with reading
527 * the overlap byte-wise.
528 */
529 head = ((uint32_t) buf) % 4;
530 if (head) {
531 nand_read_buf(mtd, buf, head);
532 buf += head;
533 len -= head;
534 }
535
536 /*
537 * Only transfer multiples of 4 bytes in a pre-fetched fashion.
538 * If there's a residue, care for it byte-wise afterwards.
539 */
540 tail = len % 4;
541
542 ret = __read_prefetch_aligned(chip, (uint32_t *) buf, len - tail);
543 if (ret < 0) {
544 /* fallback in case the prefetch engine is busy */
545 nand_read_buf(mtd, buf, len);
546 } else if (tail) {
547 buf += len - tail;
548 nand_read_buf(mtd, buf, tail);
549 }
550}
551#endif /* CONFIG_NAND_OMAP_GPMC_PREFETCH */
552
Mansoor Ahamedc3754e92012-11-06 13:06:33 +0000553/**
554 * omap_read_page_bch - hardware ecc based page read function
555 * @mtd: mtd info structure
556 * @chip: nand chip info structure
557 * @buf: buffer to store read data
Sergey Lapindfe64e22013-01-14 03:46:50 +0000558 * @oob_required: caller expects OOB data read to chip->oob_poi
Mansoor Ahamedc3754e92012-11-06 13:06:33 +0000559 * @page: page number to read
560 *
561 */
562static int omap_read_page_bch(struct mtd_info *mtd, struct nand_chip *chip,
Sergey Lapindfe64e22013-01-14 03:46:50 +0000563 uint8_t *buf, int oob_required, int page)
Mansoor Ahamedc3754e92012-11-06 13:06:33 +0000564{
565 int i, eccsize = chip->ecc.size;
566 int eccbytes = chip->ecc.bytes;
567 int eccsteps = chip->ecc.steps;
568 uint8_t *p = buf;
569 uint8_t *ecc_calc = chip->buffers->ecccalc;
570 uint8_t *ecc_code = chip->buffers->ecccode;
571 uint32_t *eccpos = chip->ecc.layout->eccpos;
572 uint8_t *oob = chip->oob_poi;
573 uint32_t data_pos;
574 uint32_t oob_pos;
575
576 data_pos = 0;
577 /* oob area start */
578 oob_pos = (eccsize * eccsteps) + chip->ecc.layout->eccpos[0];
579 oob += chip->ecc.layout->eccpos[0];
580
581 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize,
582 oob += eccbytes) {
583 chip->ecc.hwctl(mtd, NAND_ECC_READ);
584 /* read data */
Rostislav Lisovycc81a522014-09-02 17:00:30 +0200585 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, data_pos, -1);
Mansoor Ahamedc3754e92012-11-06 13:06:33 +0000586 chip->read_buf(mtd, p, eccsize);
587
588 /* read respective ecc from oob area */
Rostislav Lisovycc81a522014-09-02 17:00:30 +0200589 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, oob_pos, -1);
Mansoor Ahamedc3754e92012-11-06 13:06:33 +0000590 chip->read_buf(mtd, oob, eccbytes);
591 /* read syndrome */
592 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
593
594 data_pos += eccsize;
595 oob_pos += eccbytes;
596 }
597
598 for (i = 0; i < chip->ecc.total; i++)
599 ecc_code[i] = chip->oob_poi[eccpos[i]];
600
601 eccsteps = chip->ecc.steps;
602 p = buf;
603
604 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
605 int stat;
606
607 stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
608 if (stat < 0)
609 mtd->ecc_stats.failed++;
610 else
611 mtd->ecc_stats.corrected += stat;
612 }
613 return 0;
614}
pekon guptad016dc42013-11-18 19:03:00 +0530615#endif /* CONFIG_NAND_OMAP_ELM */
Mansoor Ahamedc3754e92012-11-06 13:06:33 +0000616
Andreas Bießmann4a093002013-04-05 04:55:21 +0000617/*
618 * OMAP3 BCH8 support (with BCH library)
619 */
pekon guptad016dc42013-11-18 19:03:00 +0530620#ifdef CONFIG_BCH
Andreas Bießmann4a093002013-04-05 04:55:21 +0000621/**
pekon guptad016dc42013-11-18 19:03:00 +0530622 * omap_correct_data_bch_sw - Decode received data and correct errors
Andreas Bießmann4a093002013-04-05 04:55:21 +0000623 * @mtd: MTD device structure
624 * @data: page data
625 * @read_ecc: ecc read from nand flash
626 * @calc_ecc: ecc read from HW ECC registers
627 */
pekon guptad016dc42013-11-18 19:03:00 +0530628static int omap_correct_data_bch_sw(struct mtd_info *mtd, u_char *data,
Andreas Bießmann4a093002013-04-05 04:55:21 +0000629 u_char *read_ecc, u_char *calc_ecc)
630{
631 int i, count;
632 /* cannot correct more than 8 errors */
633 unsigned int errloc[8];
634 struct nand_chip *chip = mtd->priv;
pekon gupta92332792014-04-11 12:55:33 +0530635 struct omap_nand_info *info = chip->priv;
Andreas Bießmann4a093002013-04-05 04:55:21 +0000636
pekon gupta92332792014-04-11 12:55:33 +0530637 count = decode_bch(info->control, NULL, 512, read_ecc, calc_ecc,
638 NULL, errloc);
Andreas Bießmann4a093002013-04-05 04:55:21 +0000639 if (count > 0) {
640 /* correct errors */
641 for (i = 0; i < count; i++) {
642 /* correct data only, not ecc bytes */
643 if (errloc[i] < 8*512)
644 data[errloc[i]/8] ^= 1 << (errloc[i] & 7);
645 printf("corrected bitflip %u\n", errloc[i]);
646#ifdef DEBUG
647 puts("read_ecc: ");
648 /*
649 * BCH8 have 13 bytes of ECC; BCH4 needs adoption
650 * here!
651 */
652 for (i = 0; i < 13; i++)
653 printf("%02x ", read_ecc[i]);
654 puts("\n");
655 puts("calc_ecc: ");
656 for (i = 0; i < 13; i++)
657 printf("%02x ", calc_ecc[i]);
658 puts("\n");
659#endif
660 }
661 } else if (count < 0) {
662 puts("ecc unrecoverable error\n");
663 }
664 return count;
665}
666
667/**
668 * omap_free_bch - Release BCH ecc resources
669 * @mtd: MTD device structure
670 */
671static void __maybe_unused omap_free_bch(struct mtd_info *mtd)
672{
673 struct nand_chip *chip = mtd->priv;
pekon gupta92332792014-04-11 12:55:33 +0530674 struct omap_nand_info *info = chip->priv;
Andreas Bießmann4a093002013-04-05 04:55:21 +0000675
pekon gupta92332792014-04-11 12:55:33 +0530676 if (info->control) {
677 free_bch(info->control);
678 info->control = NULL;
Andreas Bießmann4a093002013-04-05 04:55:21 +0000679 }
680}
pekon guptad016dc42013-11-18 19:03:00 +0530681#endif /* CONFIG_BCH */
682
683/**
684 * omap_select_ecc_scheme - configures driver for particular ecc-scheme
685 * @nand: NAND chip device structure
686 * @ecc_scheme: ecc scheme to configure
687 * @pagesize: number of main-area bytes per page of NAND device
688 * @oobsize: number of OOB/spare bytes per page of NAND device
689 */
690static int omap_select_ecc_scheme(struct nand_chip *nand,
691 enum omap_ecc ecc_scheme, unsigned int pagesize, unsigned int oobsize) {
pekon gupta92332792014-04-11 12:55:33 +0530692 struct omap_nand_info *info = nand->priv;
Nikita Kiryanoveb237a12013-12-16 19:19:01 +0200693 struct nand_ecclayout *ecclayout = &omap_ecclayout;
pekon guptad016dc42013-11-18 19:03:00 +0530694 int eccsteps = pagesize / SECTOR_BYTES;
695 int i;
696
697 switch (ecc_scheme) {
698 case OMAP_ECC_HAM1_CODE_SW:
699 debug("nand: selected OMAP_ECC_HAM1_CODE_SW\n");
700 /* For this ecc-scheme, ecc.bytes, ecc.layout, ... are
701 * initialized in nand_scan_tail(), so just set ecc.mode */
pekon gupta92332792014-04-11 12:55:33 +0530702 info->control = NULL;
pekon guptad016dc42013-11-18 19:03:00 +0530703 nand->ecc.mode = NAND_ECC_SOFT;
704 nand->ecc.layout = NULL;
Nikita Kiryanov25284602013-12-12 15:19:31 +0200705 nand->ecc.size = 0;
pekon guptad016dc42013-11-18 19:03:00 +0530706 break;
707
708 case OMAP_ECC_HAM1_CODE_HW:
709 debug("nand: selected OMAP_ECC_HAM1_CODE_HW\n");
710 /* check ecc-scheme requirements before updating ecc info */
711 if ((3 * eccsteps) + BADBLOCK_MARKER_LENGTH > oobsize) {
712 printf("nand: error: insufficient OOB: require=%d\n", (
713 (3 * eccsteps) + BADBLOCK_MARKER_LENGTH));
714 return -EINVAL;
715 }
pekon gupta92332792014-04-11 12:55:33 +0530716 info->control = NULL;
pekon guptad016dc42013-11-18 19:03:00 +0530717 /* populate ecc specific fields */
Nikita Kiryanovfcd05242013-12-17 15:18:01 +0200718 memset(&nand->ecc, 0, sizeof(struct nand_ecc_ctrl));
pekon guptad016dc42013-11-18 19:03:00 +0530719 nand->ecc.mode = NAND_ECC_HW;
720 nand->ecc.strength = 1;
721 nand->ecc.size = SECTOR_BYTES;
722 nand->ecc.bytes = 3;
723 nand->ecc.hwctl = omap_enable_hwecc;
724 nand->ecc.correct = omap_correct_data;
725 nand->ecc.calculate = omap_calculate_ecc;
726 /* define ecc-layout */
727 ecclayout->eccbytes = nand->ecc.bytes * eccsteps;
pekon gupta69cc97f2013-12-05 17:54:21 +0530728 for (i = 0; i < ecclayout->eccbytes; i++) {
729 if (nand->options & NAND_BUSWIDTH_16)
730 ecclayout->eccpos[i] = i + 2;
731 else
732 ecclayout->eccpos[i] = i + 1;
733 }
pekon guptad016dc42013-11-18 19:03:00 +0530734 ecclayout->oobfree[0].offset = i + BADBLOCK_MARKER_LENGTH;
735 ecclayout->oobfree[0].length = oobsize - ecclayout->eccbytes -
736 BADBLOCK_MARKER_LENGTH;
pekon guptad016dc42013-11-18 19:03:00 +0530737 break;
738
739 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
740#ifdef CONFIG_BCH
741 debug("nand: selected OMAP_ECC_BCH8_CODE_HW_DETECTION_SW\n");
742 /* check ecc-scheme requirements before updating ecc info */
743 if ((13 * eccsteps) + BADBLOCK_MARKER_LENGTH > oobsize) {
744 printf("nand: error: insufficient OOB: require=%d\n", (
745 (13 * eccsteps) + BADBLOCK_MARKER_LENGTH));
746 return -EINVAL;
747 }
748 /* check if BCH S/W library can be used for error detection */
pekon gupta92332792014-04-11 12:55:33 +0530749 info->control = init_bch(13, 8, 0x201b);
750 if (!info->control) {
pekon guptad016dc42013-11-18 19:03:00 +0530751 printf("nand: error: could not init_bch()\n");
752 return -ENODEV;
753 }
pekon guptad016dc42013-11-18 19:03:00 +0530754 /* populate ecc specific fields */
Nikita Kiryanovfcd05242013-12-17 15:18:01 +0200755 memset(&nand->ecc, 0, sizeof(struct nand_ecc_ctrl));
pekon guptad016dc42013-11-18 19:03:00 +0530756 nand->ecc.mode = NAND_ECC_HW;
757 nand->ecc.strength = 8;
758 nand->ecc.size = SECTOR_BYTES;
759 nand->ecc.bytes = 13;
pekon guptaf5f1f612013-11-19 11:02:15 +0530760 nand->ecc.hwctl = omap_enable_hwecc;
pekon guptad016dc42013-11-18 19:03:00 +0530761 nand->ecc.correct = omap_correct_data_bch_sw;
pekon gupta71a7f952013-11-19 11:02:16 +0530762 nand->ecc.calculate = omap_calculate_ecc;
pekon guptad016dc42013-11-18 19:03:00 +0530763 /* define ecc-layout */
764 ecclayout->eccbytes = nand->ecc.bytes * eccsteps;
765 ecclayout->eccpos[0] = BADBLOCK_MARKER_LENGTH;
766 for (i = 1; i < ecclayout->eccbytes; i++) {
767 if (i % nand->ecc.bytes)
768 ecclayout->eccpos[i] =
769 ecclayout->eccpos[i - 1] + 1;
770 else
771 ecclayout->eccpos[i] =
772 ecclayout->eccpos[i - 1] + 2;
773 }
774 ecclayout->oobfree[0].offset = i + BADBLOCK_MARKER_LENGTH;
775 ecclayout->oobfree[0].length = oobsize - ecclayout->eccbytes -
776 BADBLOCK_MARKER_LENGTH;
pekon guptad016dc42013-11-18 19:03:00 +0530777 break;
778#else
779 printf("nand: error: CONFIG_BCH required for ECC\n");
780 return -EINVAL;
781#endif
782
783 case OMAP_ECC_BCH8_CODE_HW:
784#ifdef CONFIG_NAND_OMAP_ELM
785 debug("nand: selected OMAP_ECC_BCH8_CODE_HW\n");
786 /* check ecc-scheme requirements before updating ecc info */
787 if ((14 * eccsteps) + BADBLOCK_MARKER_LENGTH > oobsize) {
788 printf("nand: error: insufficient OOB: require=%d\n", (
789 (14 * eccsteps) + BADBLOCK_MARKER_LENGTH));
790 return -EINVAL;
791 }
792 /* intialize ELM for ECC error detection */
793 elm_init();
pekon gupta92332792014-04-11 12:55:33 +0530794 info->control = NULL;
pekon guptad016dc42013-11-18 19:03:00 +0530795 /* populate ecc specific fields */
Nikita Kiryanovfcd05242013-12-17 15:18:01 +0200796 memset(&nand->ecc, 0, sizeof(struct nand_ecc_ctrl));
pekon guptad016dc42013-11-18 19:03:00 +0530797 nand->ecc.mode = NAND_ECC_HW;
798 nand->ecc.strength = 8;
799 nand->ecc.size = SECTOR_BYTES;
800 nand->ecc.bytes = 14;
pekon guptaf5f1f612013-11-19 11:02:15 +0530801 nand->ecc.hwctl = omap_enable_hwecc;
pekon guptad016dc42013-11-18 19:03:00 +0530802 nand->ecc.correct = omap_correct_data_bch;
pekon gupta71a7f952013-11-19 11:02:16 +0530803 nand->ecc.calculate = omap_calculate_ecc;
pekon guptad016dc42013-11-18 19:03:00 +0530804 nand->ecc.read_page = omap_read_page_bch;
805 /* define ecc-layout */
806 ecclayout->eccbytes = nand->ecc.bytes * eccsteps;
807 for (i = 0; i < ecclayout->eccbytes; i++)
808 ecclayout->eccpos[i] = i + BADBLOCK_MARKER_LENGTH;
809 ecclayout->oobfree[0].offset = i + BADBLOCK_MARKER_LENGTH;
810 ecclayout->oobfree[0].length = oobsize - ecclayout->eccbytes -
811 BADBLOCK_MARKER_LENGTH;
pekon guptad016dc42013-11-18 19:03:00 +0530812 break;
813#else
814 printf("nand: error: CONFIG_NAND_OMAP_ELM required for ECC\n");
815 return -EINVAL;
816#endif
817
pekon gupta46840f62014-06-02 17:14:42 +0530818 case OMAP_ECC_BCH16_CODE_HW:
819#ifdef CONFIG_NAND_OMAP_ELM
820 debug("nand: using OMAP_ECC_BCH16_CODE_HW\n");
821 /* check ecc-scheme requirements before updating ecc info */
822 if ((26 * eccsteps) + BADBLOCK_MARKER_LENGTH > oobsize) {
823 printf("nand: error: insufficient OOB: require=%d\n", (
824 (26 * eccsteps) + BADBLOCK_MARKER_LENGTH));
825 return -EINVAL;
826 }
827 /* intialize ELM for ECC error detection */
828 elm_init();
829 /* populate ecc specific fields */
830 nand->ecc.mode = NAND_ECC_HW;
831 nand->ecc.size = SECTOR_BYTES;
832 nand->ecc.bytes = 26;
833 nand->ecc.strength = 16;
834 nand->ecc.hwctl = omap_enable_hwecc;
835 nand->ecc.correct = omap_correct_data_bch;
836 nand->ecc.calculate = omap_calculate_ecc;
837 nand->ecc.read_page = omap_read_page_bch;
838 /* define ecc-layout */
839 ecclayout->eccbytes = nand->ecc.bytes * eccsteps;
840 for (i = 0; i < ecclayout->eccbytes; i++)
841 ecclayout->eccpos[i] = i + BADBLOCK_MARKER_LENGTH;
842 ecclayout->oobfree[0].offset = i + BADBLOCK_MARKER_LENGTH;
843 ecclayout->oobfree[0].length = oobsize - nand->ecc.bytes -
844 BADBLOCK_MARKER_LENGTH;
845 break;
846#else
847 printf("nand: error: CONFIG_NAND_OMAP_ELM required for ECC\n");
848 return -EINVAL;
849#endif
pekon guptad016dc42013-11-18 19:03:00 +0530850 default:
851 debug("nand: error: ecc scheme not enabled or supported\n");
852 return -EINVAL;
853 }
Nikita Kiryanoveb237a12013-12-16 19:19:01 +0200854
855 /* nand_scan_tail() sets ham1 sw ecc; hw ecc layout is set by driver */
856 if (ecc_scheme != OMAP_ECC_HAM1_CODE_SW)
857 nand->ecc.layout = ecclayout;
858
pekon gupta92332792014-04-11 12:55:33 +0530859 info->ecc_scheme = ecc_scheme;
pekon guptad016dc42013-11-18 19:03:00 +0530860 return 0;
861}
Andreas Bießmann4a093002013-04-05 04:55:21 +0000862
Simon Schwarz12c2f1e2011-09-14 15:30:16 -0400863#ifndef CONFIG_SPL_BUILD
Dirk Behme12201a12008-12-14 09:47:16 +0100864/*
Andreas Bießmannda634ae2013-04-04 23:52:50 +0000865 * omap_nand_switch_ecc - switch the ECC operation between different engines
866 * (h/w and s/w) and different algorithms (hamming and BCHx)
Dirk Behme12201a12008-12-14 09:47:16 +0100867 *
Andreas Bießmannda634ae2013-04-04 23:52:50 +0000868 * @hardware - true if one of the HW engines should be used
869 * @eccstrength - the number of bits that could be corrected
870 * (1 - hamming, 4 - BCH4, 8 - BCH8, 16 - BCH16)
Dirk Behme12201a12008-12-14 09:47:16 +0100871 */
pekon guptad016dc42013-11-18 19:03:00 +0530872int __maybe_unused omap_nand_switch_ecc(uint32_t hardware, uint32_t eccstrength)
Dirk Behme12201a12008-12-14 09:47:16 +0100873{
874 struct nand_chip *nand;
875 struct mtd_info *mtd;
pekon guptad016dc42013-11-18 19:03:00 +0530876 int err = 0;
Dirk Behme12201a12008-12-14 09:47:16 +0100877
878 if (nand_curr_device < 0 ||
879 nand_curr_device >= CONFIG_SYS_MAX_NAND_DEVICE ||
880 !nand_info[nand_curr_device].name) {
pekon guptad016dc42013-11-18 19:03:00 +0530881 printf("nand: error: no NAND devices found\n");
882 return -ENODEV;
Dirk Behme12201a12008-12-14 09:47:16 +0100883 }
884
885 mtd = &nand_info[nand_curr_device];
886 nand = mtd->priv;
Dirk Behme12201a12008-12-14 09:47:16 +0100887 nand->options |= NAND_OWN_BUFFERS;
Jeroen Hofstee13fbde62014-01-15 17:58:54 +0100888 nand->options &= ~NAND_SUBPAGE_READ;
Dirk Behme12201a12008-12-14 09:47:16 +0100889 /* Setup the ecc configurations again */
Andreas Bießmannda634ae2013-04-04 23:52:50 +0000890 if (hardware) {
891 if (eccstrength == 1) {
pekon guptad016dc42013-11-18 19:03:00 +0530892 err = omap_select_ecc_scheme(nand,
893 OMAP_ECC_HAM1_CODE_HW,
894 mtd->writesize, mtd->oobsize);
895 } else if (eccstrength == 8) {
896 err = omap_select_ecc_scheme(nand,
897 OMAP_ECC_BCH8_CODE_HW,
898 mtd->writesize, mtd->oobsize);
899 } else {
900 printf("nand: error: unsupported ECC scheme\n");
901 return -EINVAL;
Andreas Bießmannda634ae2013-04-04 23:52:50 +0000902 }
Dirk Behme12201a12008-12-14 09:47:16 +0100903 } else {
pekon guptad016dc42013-11-18 19:03:00 +0530904 err = omap_select_ecc_scheme(nand, OMAP_ECC_HAM1_CODE_SW,
905 mtd->writesize, mtd->oobsize);
Dirk Behme12201a12008-12-14 09:47:16 +0100906 }
907
908 /* Update NAND handling after ECC mode switch */
pekon guptad016dc42013-11-18 19:03:00 +0530909 if (!err)
910 err = nand_scan_tail(mtd);
911 return err;
Dirk Behme12201a12008-12-14 09:47:16 +0100912}
Simon Schwarz12c2f1e2011-09-14 15:30:16 -0400913#endif /* CONFIG_SPL_BUILD */
Dirk Behme12201a12008-12-14 09:47:16 +0100914
915/*
916 * Board-specific NAND initialization. The following members of the
917 * argument are board-specific:
918 * - IO_ADDR_R: address to read the 8 I/O lines of the flash device
919 * - IO_ADDR_W: address to write the 8 I/O lines of the flash device
920 * - cmd_ctrl: hardwarespecific function for accesing control-lines
921 * - waitfunc: hardwarespecific function for accesing device ready/busy line
922 * - ecc.hwctl: function to enable (reset) hardware ecc generator
923 * - ecc.mode: mode of ecc, see defines
924 * - chip_delay: chip dependent delay for transfering data from array to
925 * read regs (tR)
926 * - options: various chip options. They can partly be set to inform
927 * nand_scan about special functionality. See the defines for further
928 * explanation
929 */
930int board_nand_init(struct nand_chip *nand)
931{
932 int32_t gpmc_config = 0;
Rostislav Lisovy5c3f7e02014-09-02 16:23:58 +0200933 int cs = cs_next++;
pekon guptad016dc42013-11-18 19:03:00 +0530934 int err = 0;
Dirk Behme12201a12008-12-14 09:47:16 +0100935 /*
936 * xloader/Uboot's gpmc configuration would have configured GPMC for
937 * nand type of memory. The following logic scans and latches on to the
938 * first CS with NAND type memory.
939 * TBD: need to make this logic generic to handle multiple CS NAND
940 * devices.
941 */
942 while (cs < GPMC_MAX_CS) {
Dirk Behme12201a12008-12-14 09:47:16 +0100943 /* Check if NAND type is set */
Dirk Behme89411352009-08-08 09:30:22 +0200944 if ((readl(&gpmc_cfg->cs[cs].config1) & 0xC00) == 0x800) {
Dirk Behme12201a12008-12-14 09:47:16 +0100945 /* Found it!! */
946 break;
947 }
948 cs++;
949 }
950 if (cs >= GPMC_MAX_CS) {
pekon guptad016dc42013-11-18 19:03:00 +0530951 printf("nand: error: Unable to find NAND settings in "
Dirk Behme12201a12008-12-14 09:47:16 +0100952 "GPMC Configuration - quitting\n");
953 return -ENODEV;
954 }
955
Dirk Behme89411352009-08-08 09:30:22 +0200956 gpmc_config = readl(&gpmc_cfg->config);
Dirk Behme12201a12008-12-14 09:47:16 +0100957 /* Disable Write protect */
958 gpmc_config |= 0x10;
Dirk Behme89411352009-08-08 09:30:22 +0200959 writel(gpmc_config, &gpmc_cfg->config);
Dirk Behme12201a12008-12-14 09:47:16 +0100960
Dirk Behme89411352009-08-08 09:30:22 +0200961 nand->IO_ADDR_R = (void __iomem *)&gpmc_cfg->cs[cs].nand_dat;
962 nand->IO_ADDR_W = (void __iomem *)&gpmc_cfg->cs[cs].nand_cmd;
Rostislav Lisovy5c3f7e02014-09-02 16:23:58 +0200963 omap_nand_info[cs].control = NULL;
964 omap_nand_info[cs].cs = cs;
965 nand->priv = &omap_nand_info[cs];
pekon guptad016dc42013-11-18 19:03:00 +0530966 nand->cmd_ctrl = omap_nand_hwcontrol;
967 nand->options |= NAND_NO_PADDING | NAND_CACHEPRG;
Dirk Behme12201a12008-12-14 09:47:16 +0100968 nand->chip_delay = 100;
pekon guptad016dc42013-11-18 19:03:00 +0530969 nand->ecc.layout = &omap_ecclayout;
Mansoor Ahamedc3754e92012-11-06 13:06:33 +0000970
pekon guptab80a6602014-05-06 00:46:19 +0530971 /* configure driver and controller based on NAND device bus-width */
972 gpmc_config = readl(&gpmc_cfg->cs[cs].config1);
973#if defined(CONFIG_SYS_NAND_BUSWIDTH_16BIT)
974 nand->options |= NAND_BUSWIDTH_16;
975 writel(gpmc_config | (0x1 << 12), &gpmc_cfg->cs[cs].config1);
976#else
977 nand->options &= ~NAND_BUSWIDTH_16;
978 writel(gpmc_config & ~(0x1 << 12), &gpmc_cfg->cs[cs].config1);
979#endif
pekon guptad016dc42013-11-18 19:03:00 +0530980 /* select ECC scheme */
pekon gupta3f719062013-11-18 19:03:01 +0530981#if defined(CONFIG_NAND_OMAP_ECCSCHEME)
982 err = omap_select_ecc_scheme(nand, CONFIG_NAND_OMAP_ECCSCHEME,
pekon guptad016dc42013-11-18 19:03:00 +0530983 CONFIG_SYS_NAND_PAGE_SIZE, CONFIG_SYS_NAND_OOBSIZE);
pekon gupta3f719062013-11-18 19:03:01 +0530984#else
985 /* pagesize and oobsize are not required to configure sw ecc-scheme */
pekon guptad016dc42013-11-18 19:03:00 +0530986 err = omap_select_ecc_scheme(nand, OMAP_ECC_HAM1_CODE_SW,
987 0, 0);
Andreas Bießmann4a093002013-04-05 04:55:21 +0000988#endif
pekon guptad016dc42013-11-18 19:03:00 +0530989 if (err)
990 return err;
Simon Schwarz12c2f1e2011-09-14 15:30:16 -0400991
Daniel Mackc316f572014-06-25 14:43:32 +0200992 /* TODO: Implement for 16-bit bus width */
Simon Schwarz12c2f1e2011-09-14 15:30:16 -0400993 if (nand->options & NAND_BUSWIDTH_16)
994 nand->read_buf = nand_read_buf16;
Egli, Samuel89831112015-02-13 15:47:10 +0100995#ifdef CONFIG_NAND_OMAP_GPMC_PREFETCH
Simon Schwarz12c2f1e2011-09-14 15:30:16 -0400996 else
Daniel Mackc316f572014-06-25 14:43:32 +0200997 nand->read_buf = omap_nand_read_prefetch8;
Egli, Samuel89831112015-02-13 15:47:10 +0100998#else
999 else
1000 nand->read_buf = nand_read_buf;
Simon Schwarz12c2f1e2011-09-14 15:30:16 -04001001#endif
Stefan Roesefb384c42014-11-13 03:43:39 +01001002
1003 nand->dev_ready = omap_dev_ready;
1004
Dirk Behme12201a12008-12-14 09:47:16 +01001005 return 0;
1006}