Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 2 | /* |
| 3 | * Copyright 2016 Freescale Semiconductor |
Priyanka Singh | e735ad3 | 2020-01-22 10:29:46 +0000 | [diff] [blame] | 4 | * Copyright 2019-2020 NXP |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #ifndef __LS1046A_COMMON_H |
| 8 | #define __LS1046A_COMMON_H |
| 9 | |
Sumit Garg | a52ff33 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 10 | /* SPL build */ |
| 11 | #ifdef CONFIG_SPL_BUILD |
| 12 | #define SPL_NO_QBMAN |
| 13 | #define SPL_NO_FMAN |
| 14 | #define SPL_NO_ENV |
| 15 | #define SPL_NO_MISC |
| 16 | #define SPL_NO_QSPI |
| 17 | #define SPL_NO_USB |
| 18 | #define SPL_NO_SATA |
Biwen Li | bb1165f | 2020-02-05 22:02:17 +0800 | [diff] [blame] | 19 | #undef CONFIG_DM_I2C |
Sumit Garg | a52ff33 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 20 | #endif |
York Sun | 038b965 | 2018-06-26 14:48:29 -0700 | [diff] [blame] | 21 | #if defined(CONFIG_SPL_BUILD) && \ |
| 22 | (defined(CONFIG_NAND_BOOT) || defined(CONFIG_QSPI_BOOT)) |
Sumit Garg | a52ff33 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 23 | #define SPL_NO_MMC |
| 24 | #endif |
York Sun | 80bec96 | 2018-06-08 16:37:27 -0700 | [diff] [blame] | 25 | #if defined(CONFIG_SPL_BUILD) && \ |
York Sun | 80bec96 | 2018-06-08 16:37:27 -0700 | [diff] [blame] | 26 | !defined(CONFIG_SPL_FSL_LS_PPA) |
Sumit Garg | a52ff33 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 27 | #define SPL_NO_IFC |
| 28 | #endif |
| 29 | |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 30 | #define CONFIG_REMAKE_ELF |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 31 | #define CONFIG_GICV2 |
| 32 | |
| 33 | #include <asm/arch/config.h> |
Bharat Bhushan | b52a050 | 2017-03-22 12:06:28 +0530 | [diff] [blame] | 34 | #include <asm/arch/stream_id_lsch2.h> |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 35 | |
| 36 | /* Link Definitions */ |
Rajesh Bhagat | 8e156bb | 2018-11-05 18:02:36 +0000 | [diff] [blame] | 37 | #ifdef CONFIG_TFABOOT |
| 38 | #define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE |
| 39 | #else |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 40 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0) |
Rajesh Bhagat | 8e156bb | 2018-11-05 18:02:36 +0000 | [diff] [blame] | 41 | #endif |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 42 | |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 43 | #define CONFIG_SKIP_LOWLEVEL_INIT |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 44 | |
| 45 | #define CONFIG_VERY_BIG_RAM |
| 46 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000 |
| 47 | #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0 |
| 48 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
| 49 | #define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL |
| 50 | |
| 51 | #define CPU_RELEASE_ADDR secondary_boot_func |
| 52 | |
| 53 | /* Generic Timer Definitions */ |
| 54 | #define COUNTER_FREQUENCY 25000000 /* 25MHz */ |
| 55 | |
| 56 | /* Size of malloc() pool */ |
| 57 | #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024) |
| 58 | |
| 59 | /* Serial Port */ |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 60 | #define CONFIG_SYS_NS16550_SERIAL |
| 61 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
Hou Zhiqiang | 904110c | 2017-01-10 16:44:15 +0800 | [diff] [blame] | 62 | #define CONFIG_SYS_NS16550_CLK (get_serial_clock()) |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 63 | |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 64 | #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } |
| 65 | |
| 66 | /* SD boot SPL */ |
| 67 | #ifdef CONFIG_SD_BOOT |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 68 | #define CONFIG_SPL_MAX_SIZE 0x1f000 /* 124 KiB */ |
| 69 | #define CONFIG_SPL_STACK 0x10020000 |
| 70 | #define CONFIG_SPL_PAD_TO 0x21000 /* 132 KiB */ |
| 71 | #define CONFIG_SPL_BSS_START_ADDR 0x8f000000 |
| 72 | #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 |
| 73 | #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \ |
| 74 | CONFIG_SPL_BSS_MAX_SIZE) |
| 75 | #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 |
Ruchika Gupta | 511fc86 | 2017-04-17 18:07:19 +0530 | [diff] [blame] | 76 | |
Udit Agarwal | 5536c3c | 2019-11-07 16:11:32 +0000 | [diff] [blame] | 77 | #ifdef CONFIG_NXP_ESBC |
Ruchika Gupta | 511fc86 | 2017-04-17 18:07:19 +0530 | [diff] [blame] | 78 | #define CONFIG_U_BOOT_HDR_SIZE (16 << 10) |
| 79 | /* |
| 80 | * HDR would be appended at end of image and copied to DDR along |
| 81 | * with U-Boot image. Here u-boot max. size is 512K. So if binary |
| 82 | * size increases then increase this size in case of secure boot as |
| 83 | * it uses raw u-boot image instead of fit image. |
| 84 | */ |
| 85 | #define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE) |
| 86 | #else |
| 87 | #define CONFIG_SYS_MONITOR_LEN 0x100000 |
Udit Agarwal | 5536c3c | 2019-11-07 16:11:32 +0000 | [diff] [blame] | 88 | #endif /* ifdef CONFIG_NXP_ESBC */ |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 89 | #endif |
| 90 | |
York Sun | 038b965 | 2018-06-26 14:48:29 -0700 | [diff] [blame] | 91 | #if defined(CONFIG_QSPI_BOOT) && defined(CONFIG_SPL) |
| 92 | #define CONFIG_SPL_TARGET "spl/u-boot-spl.pbl" |
York Sun | 038b965 | 2018-06-26 14:48:29 -0700 | [diff] [blame] | 93 | #define CONFIG_SPL_MAX_SIZE 0x1f000 |
| 94 | #define CONFIG_SPL_STACK 0x10020000 |
| 95 | #define CONFIG_SPL_PAD_TO 0x20000 |
| 96 | #define CONFIG_SPL_BSS_START_ADDR 0x8f000000 |
| 97 | #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 |
| 98 | #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \ |
| 99 | CONFIG_SPL_BSS_MAX_SIZE) |
| 100 | #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 |
| 101 | #define CONFIG_SYS_MONITOR_LEN 0x100000 |
York Sun | 038b965 | 2018-06-26 14:48:29 -0700 | [diff] [blame] | 102 | #endif |
| 103 | |
Shaohui Xie | 126fe70 | 2016-09-07 17:56:14 +0800 | [diff] [blame] | 104 | /* NAND SPL */ |
| 105 | #ifdef CONFIG_NAND_BOOT |
| 106 | #define CONFIG_SPL_PBL_PAD |
Shaohui Xie | 126fe70 | 2016-09-07 17:56:14 +0800 | [diff] [blame] | 107 | #define CONFIG_SPL_LIBCOMMON_SUPPORT |
| 108 | #define CONFIG_SPL_LIBGENERIC_SUPPORT |
| 109 | #define CONFIG_SPL_ENV_SUPPORT |
| 110 | #define CONFIG_SPL_WATCHDOG_SUPPORT |
| 111 | #define CONFIG_SPL_I2C_SUPPORT |
Shaohui Xie | 126fe70 | 2016-09-07 17:56:14 +0800 | [diff] [blame] | 112 | #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT |
| 113 | |
| 114 | #define CONFIG_SPL_NAND_SUPPORT |
| 115 | #define CONFIG_SPL_DRIVERS_MISC_SUPPORT |
Ruchika Gupta | 511fc86 | 2017-04-17 18:07:19 +0530 | [diff] [blame] | 116 | #define CONFIG_SPL_MAX_SIZE 0x17000 /* 90 KiB */ |
Shaohui Xie | 126fe70 | 2016-09-07 17:56:14 +0800 | [diff] [blame] | 117 | #define CONFIG_SPL_STACK 0x1001f000 |
| 118 | #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE |
| 119 | #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE |
| 120 | |
| 121 | #define CONFIG_SPL_BSS_START_ADDR 0x8f000000 |
| 122 | #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 |
| 123 | #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \ |
| 124 | CONFIG_SPL_BSS_MAX_SIZE) |
| 125 | #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 |
| 126 | #define CONFIG_SYS_MONITOR_LEN 0xa0000 |
| 127 | #endif |
| 128 | |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 129 | /* I2C */ |
Biwen Li | bb1165f | 2020-02-05 22:02:17 +0800 | [diff] [blame] | 130 | #ifndef CONFIG_DM_I2C |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 131 | #define CONFIG_SYS_I2C |
Biwen Li | bb1165f | 2020-02-05 22:02:17 +0800 | [diff] [blame] | 132 | #define CONFIG_SYS_I2C_MXC |
| 133 | #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */ |
| 134 | #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */ |
| 135 | #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */ |
| 136 | #define CONFIG_SYS_I2C_MXC_I2C4 /* enable I2C bus 4 */ |
| 137 | #else |
| 138 | #define CONFIG_I2C_SET_DEFAULT_BUS_NUM |
| 139 | #define CONFIG_I2C_DEFAULT_BUS_NUMBER 0 |
| 140 | #endif |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 141 | |
Hou Zhiqiang | 3098e53 | 2017-04-14 16:49:01 +0800 | [diff] [blame] | 142 | /* PCIe */ |
| 143 | #define CONFIG_PCIE1 /* PCIE controller 1 */ |
| 144 | #define CONFIG_PCIE2 /* PCIE controller 2 */ |
| 145 | #define CONFIG_PCIE3 /* PCIE controller 3 */ |
| 146 | |
| 147 | #ifdef CONFIG_PCI |
| 148 | #define CONFIG_PCI_SCAN_SHOW |
Hou Zhiqiang | 3098e53 | 2017-04-14 16:49:01 +0800 | [diff] [blame] | 149 | #endif |
| 150 | |
Yuantian Tang | f216ef2 | 2018-01-03 15:53:09 +0800 | [diff] [blame] | 151 | /* SATA */ |
| 152 | #ifndef SPL_NO_SATA |
| 153 | #define CONFIG_SCSI_AHCI_PLAT |
| 154 | |
| 155 | #define CONFIG_SYS_SATA AHCI_BASE_ADDR |
| 156 | |
| 157 | #define CONFIG_SYS_SCSI_MAX_SCSI_ID 1 |
| 158 | #define CONFIG_SYS_SCSI_MAX_LUN 1 |
| 159 | #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \ |
| 160 | CONFIG_SYS_SCSI_MAX_LUN) |
| 161 | #endif |
| 162 | |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 163 | /* MMC */ |
Sumit Garg | a52ff33 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 164 | #ifndef SPL_NO_MMC |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 165 | #ifdef CONFIG_MMC |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 166 | #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 167 | #endif |
Sumit Garg | a52ff33 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 168 | #endif |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 169 | |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 170 | /* FMan ucode */ |
Sumit Garg | a52ff33 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 171 | #ifndef SPL_NO_FMAN |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 172 | #define CONFIG_SYS_DPAA_FMAN |
| 173 | #ifdef CONFIG_SYS_DPAA_FMAN |
| 174 | #define CONFIG_SYS_FM_MURAM_SIZE 0x60000 |
Sumit Garg | a52ff33 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 175 | #endif |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 176 | |
Rajesh Bhagat | 8e156bb | 2018-11-05 18:02:36 +0000 | [diff] [blame] | 177 | #ifdef CONFIG_TFABOOT |
| 178 | #define CONFIG_SYS_FMAN_FW_ADDR 0x900000 |
Rajesh Bhagat | 8e156bb | 2018-11-05 18:02:36 +0000 | [diff] [blame] | 179 | #else |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 180 | #ifdef CONFIG_SD_BOOT |
| 181 | /* |
| 182 | * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is |
| 183 | * about 1MB (2048 blocks), Env is stored after the image, and the env size is |
Alison Wang | 8104deb | 2017-05-16 10:45:59 +0800 | [diff] [blame] | 184 | * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 18432(0x4800). |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 185 | */ |
Alison Wang | 8104deb | 2017-05-16 10:45:59 +0800 | [diff] [blame] | 186 | #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x4800) |
Shaohui Xie | 126fe70 | 2016-09-07 17:56:14 +0800 | [diff] [blame] | 187 | #elif defined(CONFIG_QSPI_BOOT) |
Alison Wang | 8104deb | 2017-05-16 10:45:59 +0800 | [diff] [blame] | 188 | #define CONFIG_SYS_FMAN_FW_ADDR 0x40900000 |
Shaohui Xie | 126fe70 | 2016-09-07 17:56:14 +0800 | [diff] [blame] | 189 | #elif defined(CONFIG_NAND_BOOT) |
Gong Qianyu | 752513d | 2017-09-18 16:59:28 +0800 | [diff] [blame] | 190 | #define CONFIG_SYS_FMAN_FW_ADDR (36 * CONFIG_SYS_NAND_BLOCK_SIZE) |
Shaohui Xie | 126fe70 | 2016-09-07 17:56:14 +0800 | [diff] [blame] | 191 | #else |
Alison Wang | 8104deb | 2017-05-16 10:45:59 +0800 | [diff] [blame] | 192 | #define CONFIG_SYS_FMAN_FW_ADDR 0x60900000 |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 193 | #endif |
Rajesh Bhagat | 8e156bb | 2018-11-05 18:02:36 +0000 | [diff] [blame] | 194 | #endif |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 195 | #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 |
| 196 | #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) |
| 197 | #endif |
| 198 | |
| 199 | /* Miscellaneous configurable options */ |
| 200 | #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000) |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 201 | |
| 202 | #define CONFIG_HWCONFIG |
| 203 | #define HWCONFIG_BUFFER_SIZE 128 |
| 204 | |
Qianyu Gong | 8de227e | 2017-06-15 11:10:09 +0800 | [diff] [blame] | 205 | #ifndef CONFIG_SPL_BUILD |
| 206 | #define BOOT_TARGET_DEVICES(func) \ |
Yuantian Tang | f216ef2 | 2018-01-03 15:53:09 +0800 | [diff] [blame] | 207 | func(SCSI, scsi, 0) \ |
Qianyu Gong | 8de227e | 2017-06-15 11:10:09 +0800 | [diff] [blame] | 208 | func(MMC, mmc, 0) \ |
Mian Yousaf Kaukab | f43cc40 | 2019-01-29 16:38:37 +0100 | [diff] [blame] | 209 | func(USB, usb, 0) \ |
| 210 | func(DHCP, dhcp, na) |
Qianyu Gong | 8de227e | 2017-06-15 11:10:09 +0800 | [diff] [blame] | 211 | #include <config_distro_bootcmd.h> |
| 212 | #endif |
| 213 | |
Vabhav Sharma | d90c7ac | 2019-06-06 12:35:28 +0000 | [diff] [blame] | 214 | #if defined(CONFIG_TARGET_LS1046AFRWY) |
| 215 | #define LS1046A_BOOT_SRC_AND_HDR\ |
| 216 | "boot_scripts=ls1046afrwy_boot.scr\0" \ |
| 217 | "boot_script_hdr=hdr_ls1046afrwy_bs.out\0" |
Biwen Li | d71f65e | 2020-04-20 18:29:06 +0800 | [diff] [blame] | 218 | #elif defined(CONFIG_TARGET_LS1046AQDS) |
| 219 | #define LS1046A_BOOT_SRC_AND_HDR\ |
| 220 | "boot_scripts=ls1046aqds_boot.scr\0" \ |
| 221 | "boot_script_hdr=hdr_ls1046aqds_bs.out\0" |
Vabhav Sharma | d90c7ac | 2019-06-06 12:35:28 +0000 | [diff] [blame] | 222 | #else |
| 223 | #define LS1046A_BOOT_SRC_AND_HDR\ |
| 224 | "boot_scripts=ls1046ardb_boot.scr\0" \ |
| 225 | "boot_script_hdr=hdr_ls1046ardb_bs.out\0" |
| 226 | #endif |
Sumit Garg | a52ff33 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 227 | #ifndef SPL_NO_MISC |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 228 | /* Initial environment variables */ |
| 229 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 230 | "hwconfig=fsl_ddr:bank_intlv=auto\0" \ |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 231 | "ramdisk_addr=0x800000\0" \ |
| 232 | "ramdisk_size=0x2000000\0" \ |
Yuantian Tang | e9d9c2e | 2020-02-19 17:02:22 +0800 | [diff] [blame] | 233 | "bootm_size=0x10000000\0" \ |
Qianyu Gong | 8de227e | 2017-06-15 11:10:09 +0800 | [diff] [blame] | 234 | "fdt_addr=0x64f00000\0" \ |
Biwen Li | d71f65e | 2020-04-20 18:29:06 +0800 | [diff] [blame] | 235 | "kernel_addr=0x61000000\0" \ |
Qianyu Gong | 8de227e | 2017-06-15 11:10:09 +0800 | [diff] [blame] | 236 | "scriptaddr=0x80000000\0" \ |
Sumit Garg | f7b75f8 | 2017-06-06 20:50:29 +0530 | [diff] [blame] | 237 | "scripthdraddr=0x80080000\0" \ |
Qianyu Gong | 8de227e | 2017-06-15 11:10:09 +0800 | [diff] [blame] | 238 | "fdtheader_addr_r=0x80100000\0" \ |
| 239 | "kernelheader_addr_r=0x80200000\0" \ |
| 240 | "load_addr=0xa0000000\0" \ |
Sumit Garg | f7b75f8 | 2017-06-06 20:50:29 +0530 | [diff] [blame] | 241 | "kernel_addr_r=0x81000000\0" \ |
Qianyu Gong | 8de227e | 2017-06-15 11:10:09 +0800 | [diff] [blame] | 242 | "fdt_addr_r=0x90000000\0" \ |
| 243 | "ramdisk_addr_r=0xa0000000\0" \ |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 244 | "kernel_start=0x1000000\0" \ |
Priyanka Singh | e735ad3 | 2020-01-22 10:29:46 +0000 | [diff] [blame] | 245 | "kernelheader_start=0x600000\0" \ |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 246 | "kernel_load=0xa0000000\0" \ |
| 247 | "kernel_size=0x2800000\0" \ |
Vinitha Pillai-B57223 | 9b457cc | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 248 | "kernelheader_size=0x40000\0" \ |
Shengzhou Liu | aab2ef9 | 2017-11-09 17:57:56 +0800 | [diff] [blame] | 249 | "kernel_addr_sd=0x8000\0" \ |
| 250 | "kernel_size_sd=0x14000\0" \ |
Priyanka Singh | e735ad3 | 2020-01-22 10:29:46 +0000 | [diff] [blame] | 251 | "kernelhdr_addr_sd=0x3000\0" \ |
Vinitha Pillai-B57223 | 9b457cc | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 252 | "kernelhdr_size_sd=0x10\0" \ |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 253 | "console=ttyS0,115200\0" \ |
Tom Rini | 43ede0b | 2017-10-22 17:55:07 -0400 | [diff] [blame] | 254 | CONFIG_MTDPARTS_DEFAULT "\0" \ |
Qianyu Gong | 8de227e | 2017-06-15 11:10:09 +0800 | [diff] [blame] | 255 | BOOTENV \ |
Vabhav Sharma | d90c7ac | 2019-06-06 12:35:28 +0000 | [diff] [blame] | 256 | LS1046A_BOOT_SRC_AND_HDR \ |
Qianyu Gong | 8de227e | 2017-06-15 11:10:09 +0800 | [diff] [blame] | 257 | "scan_dev_for_boot_part=" \ |
| 258 | "part list ${devtype} ${devnum} devplist; " \ |
| 259 | "env exists devplist || setenv devplist 1; " \ |
| 260 | "for distro_bootpart in ${devplist}; do " \ |
| 261 | "if fstype ${devtype} " \ |
| 262 | "${devnum}:${distro_bootpart} " \ |
| 263 | "bootfstype; then " \ |
| 264 | "run scan_dev_for_boot; " \ |
| 265 | "fi; " \ |
| 266 | "done\0" \ |
Sumit Garg | f7b75f8 | 2017-06-06 20:50:29 +0530 | [diff] [blame] | 267 | "boot_a_script=" \ |
| 268 | "load ${devtype} ${devnum}:${distro_bootpart} " \ |
| 269 | "${scriptaddr} ${prefix}${script}; " \ |
| 270 | "env exists secureboot && load ${devtype} " \ |
| 271 | "${devnum}:${distro_bootpart} " \ |
Vinitha V Pillai | 78c5808 | 2019-04-23 05:52:17 +0000 | [diff] [blame] | 272 | "${scripthdraddr} ${prefix}${boot_script_hdr}; " \ |
| 273 | "env exists secureboot " \ |
| 274 | "&& esbc_validate ${scripthdraddr};" \ |
Sumit Garg | f7b75f8 | 2017-06-06 20:50:29 +0530 | [diff] [blame] | 275 | "source ${scriptaddr}\0" \ |
Qianyu Gong | 8de227e | 2017-06-15 11:10:09 +0800 | [diff] [blame] | 276 | "qspi_bootcmd=echo Trying load from qspi..;" \ |
| 277 | "sf probe && sf read $load_addr " \ |
Vinitha Pillai-B57223 | 9b457cc | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 278 | "$kernel_start $kernel_size; env exists secureboot " \ |
| 279 | "&& sf read $kernelheader_addr_r $kernelheader_start " \ |
| 280 | "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \ |
| 281 | "bootm $load_addr#$board\0" \ |
Biwen Li | d71f65e | 2020-04-20 18:29:06 +0800 | [diff] [blame] | 282 | "nand_bootcmd=echo Trying load from nand..;" \ |
| 283 | "nand info; nand read $load_addr " \ |
| 284 | "$kernel_start $kernel_size; env exists secureboot " \ |
| 285 | "&& nand read $kernelheader_addr_r $kernelheader_start " \ |
| 286 | "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \ |
| 287 | "bootm $load_addr#$board\0" \ |
| 288 | "nor_bootcmd=echo Trying load from nor..;" \ |
| 289 | "cp.b $kernel_addr $load_addr " \ |
| 290 | "$kernel_size; env exists secureboot " \ |
| 291 | "&& cp.b $kernelheader_addr $kernelheader_addr_r " \ |
| 292 | "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \ |
| 293 | "bootm $load_addr#$board\0" \ |
Shengzhou Liu | aab2ef9 | 2017-11-09 17:57:56 +0800 | [diff] [blame] | 294 | "sd_bootcmd=echo Trying load from SD ..;" \ |
| 295 | "mmcinfo; mmc read $load_addr " \ |
| 296 | "$kernel_addr_sd $kernel_size_sd && " \ |
Vinitha Pillai-B57223 | 9b457cc | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 297 | "env exists secureboot && mmc read $kernelheader_addr_r " \ |
| 298 | "$kernelhdr_addr_sd $kernelhdr_size_sd " \ |
| 299 | " && esbc_validate ${kernelheader_addr_r};" \ |
Shengzhou Liu | aab2ef9 | 2017-11-09 17:57:56 +0800 | [diff] [blame] | 300 | "bootm $load_addr#$board\0" |
Qianyu Gong | 8de227e | 2017-06-15 11:10:09 +0800 | [diff] [blame] | 301 | |
Sumit Garg | a52ff33 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 302 | #endif |
| 303 | |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 304 | /* Monitor Command Prompt */ |
| 305 | #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ |
Sumit Garg | a52ff33 | 2017-03-30 09:53:13 +0530 | [diff] [blame] | 306 | |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 307 | #define CONFIG_SYS_MAXARGS 64 /* max command args */ |
| 308 | |
| 309 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
| 310 | |
Simon Glass | 457e51c | 2017-05-17 08:23:10 -0600 | [diff] [blame] | 311 | #include <asm/arch/soc.h> |
| 312 | |
Mingkai Hu | dd02936 | 2016-09-07 18:47:28 +0800 | [diff] [blame] | 313 | #endif /* __LS1046A_COMMON_H */ |