blob: 00df2a04ac4967b1a8edcd60e18ed9e5f5f4aea9 [file] [log] [blame]
Stefan Roese887e2ec2006-09-07 11:51:23 +02001/*
Stefan Roese46f37382008-04-08 10:31:00 +02002 * (C) Copyright 2006-2008
Stefan Roese887e2ec2006-09-07 11:51:23 +02003 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License as
7 * published by the Free Software Foundation; either version 2 of
8 * the License, or (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
18 * MA 02111-1307 USA
19 */
20
21#include <common.h>
22#include <nand.h>
Stefan Roesec568f772008-01-05 16:49:37 +010023#include <asm/io.h>
Stefan Roese887e2ec2006-09-07 11:51:23 +020024
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020025static int nand_ecc_pos[] = CONFIG_SYS_NAND_ECCPOS;
Stefan Roese887e2ec2006-09-07 11:51:23 +020026
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020027#if (CONFIG_SYS_NAND_PAGE_SIZE <= 512)
Stefan Roese46f37382008-04-08 10:31:00 +020028/*
29 * NAND command for small page NAND devices (512)
30 */
Stefan Roese42be56f2007-06-01 15:23:04 +020031static int nand_command(struct mtd_info *mtd, int block, int page, int offs, u8 cmd)
Stefan Roese887e2ec2006-09-07 11:51:23 +020032{
Wolfgang Denk511d0c72006-10-09 00:42:01 +020033 struct nand_chip *this = mtd->priv;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020034 int page_addr = page + block * CONFIG_SYS_NAND_PAGE_COUNT;
Stefan Roese42be56f2007-06-01 15:23:04 +020035
36 if (this->dev_ready)
Stefan Roesec568f772008-01-05 16:49:37 +010037 while (!this->dev_ready(mtd))
38 ;
Stefan Roese42be56f2007-06-01 15:23:04 +020039 else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020040 CONFIG_SYS_NAND_READ_DELAY;
Stefan Roese887e2ec2006-09-07 11:51:23 +020041
42 /* Begin command latch cycle */
Scott Wood4f32d772008-08-05 11:15:59 -050043 this->cmd_ctrl(mtd, cmd, NAND_CTRL_CLE | NAND_CTRL_CHANGE);
Stefan Roese887e2ec2006-09-07 11:51:23 +020044 /* Set ALE and clear CLE to start address cycle */
Stefan Roese887e2ec2006-09-07 11:51:23 +020045 /* Column address */
Scott Wood4f32d772008-08-05 11:15:59 -050046 this->cmd_ctrl(mtd, offs, NAND_CTRL_ALE | NAND_CTRL_CHANGE);
Scott Wood1dac3a52009-06-24 17:23:49 -050047 this->cmd_ctrl(mtd, page_addr & 0xff, NAND_CTRL_ALE); /* A[16:9] */
48 this->cmd_ctrl(mtd, (page_addr >> 8) & 0xff,
49 NAND_CTRL_ALE); /* A[24:17] */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020050#ifdef CONFIG_SYS_NAND_4_ADDR_CYCLE
Stefan Roese887e2ec2006-09-07 11:51:23 +020051 /* One more address cycle for devices > 32MiB */
Scott Wood1dac3a52009-06-24 17:23:49 -050052 this->cmd_ctrl(mtd, (page_addr >> 16) & 0x0f,
53 NAND_CTRL_ALE); /* A[28:25] */
Stefan Roese887e2ec2006-09-07 11:51:23 +020054#endif
55 /* Latch in address */
Stefan Roesec568f772008-01-05 16:49:37 +010056 this->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Stefan Roese887e2ec2006-09-07 11:51:23 +020057
58 /*
59 * Wait a while for the data to be ready
60 */
Stefan Roesea9c847c2011-05-04 11:44:14 +020061 while (!this->dev_ready(mtd))
62 ;
Stefan Roese887e2ec2006-09-07 11:51:23 +020063
Stefan Roese42be56f2007-06-01 15:23:04 +020064 return 0;
65}
Stefan Roese46f37382008-04-08 10:31:00 +020066#else
67/*
68 * NAND command for large page NAND devices (2k)
69 */
70static int nand_command(struct mtd_info *mtd, int block, int page, int offs, u8 cmd)
71{
72 struct nand_chip *this = mtd->priv;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020073 int page_addr = page + block * CONFIG_SYS_NAND_PAGE_COUNT;
Alex Waterman837097832011-05-04 09:10:15 -040074 void (*hwctrl)(struct mtd_info *mtd, int cmd,
75 unsigned int ctrl) = this->cmd_ctrl;
Stefan Roese46f37382008-04-08 10:31:00 +020076
Stefan Roesea9c847c2011-05-04 11:44:14 +020077 while (!this->dev_ready(mtd))
78 ;
Stefan Roese46f37382008-04-08 10:31:00 +020079
80 /* Emulate NAND_CMD_READOOB */
81 if (cmd == NAND_CMD_READOOB) {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020082 offs += CONFIG_SYS_NAND_PAGE_SIZE;
Stefan Roese46f37382008-04-08 10:31:00 +020083 cmd = NAND_CMD_READ0;
84 }
85
Alex Waterman65a9db72011-04-06 16:01:52 -040086 /* Shift the offset from byte addressing to word addressing. */
87 if (this->options & NAND_BUSWIDTH_16)
88 offs >>= 1;
89
Stefan Roese46f37382008-04-08 10:31:00 +020090 /* Begin command latch cycle */
Alex Waterman837097832011-05-04 09:10:15 -040091 hwctrl(mtd, cmd, NAND_CTRL_CLE | NAND_CTRL_CHANGE);
Stefan Roese46f37382008-04-08 10:31:00 +020092 /* Set ALE and clear CLE to start address cycle */
Stefan Roese46f37382008-04-08 10:31:00 +020093 /* Column address */
Alex Waterman837097832011-05-04 09:10:15 -040094 hwctrl(mtd, offs & 0xff,
Wolfgang Denk4b070802008-08-14 14:41:06 +020095 NAND_CTRL_ALE | NAND_CTRL_CHANGE); /* A[7:0] */
Alex Waterman837097832011-05-04 09:10:15 -040096 hwctrl(mtd, (offs >> 8) & 0xff, NAND_CTRL_ALE); /* A[11:9] */
Stefan Roese46f37382008-04-08 10:31:00 +020097 /* Row address */
Alex Waterman837097832011-05-04 09:10:15 -040098 hwctrl(mtd, (page_addr & 0xff), NAND_CTRL_ALE); /* A[19:12] */
99 hwctrl(mtd, ((page_addr >> 8) & 0xff),
Scott Wood1dac3a52009-06-24 17:23:49 -0500100 NAND_CTRL_ALE); /* A[27:20] */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200101#ifdef CONFIG_SYS_NAND_5_ADDR_CYCLE
Stefan Roese46f37382008-04-08 10:31:00 +0200102 /* One more address cycle for devices > 128MiB */
Alex Waterman837097832011-05-04 09:10:15 -0400103 hwctrl(mtd, (page_addr >> 16) & 0x0f,
Scott Wood1dac3a52009-06-24 17:23:49 -0500104 NAND_CTRL_ALE); /* A[31:28] */
Stefan Roese46f37382008-04-08 10:31:00 +0200105#endif
106 /* Latch in address */
Alex Waterman837097832011-05-04 09:10:15 -0400107 hwctrl(mtd, NAND_CMD_READSTART,
Wolfgang Denk4b070802008-08-14 14:41:06 +0200108 NAND_CTRL_CLE | NAND_CTRL_CHANGE);
Alex Waterman837097832011-05-04 09:10:15 -0400109 hwctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Stefan Roese46f37382008-04-08 10:31:00 +0200110
111 /*
112 * Wait a while for the data to be ready
113 */
Stefan Roesea9c847c2011-05-04 11:44:14 +0200114 while (!this->dev_ready(mtd))
115 ;
Stefan Roese46f37382008-04-08 10:31:00 +0200116
117 return 0;
118}
119#endif
Stefan Roese42be56f2007-06-01 15:23:04 +0200120
121static int nand_is_bad_block(struct mtd_info *mtd, int block)
122{
123 struct nand_chip *this = mtd->priv;
124
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125 nand_command(mtd, block, 0, CONFIG_SYS_NAND_BAD_BLOCK_POS, NAND_CMD_READOOB);
Stefan Roese42be56f2007-06-01 15:23:04 +0200126
Stefan Roese887e2ec2006-09-07 11:51:23 +0200127 /*
Marcel Ziswiler10c73822007-12-30 03:30:56 +0100128 * Read one byte
Stefan Roese887e2ec2006-09-07 11:51:23 +0200129 */
Guennadi Liakhovetskiaa646642008-08-06 21:42:07 +0200130 if (readb(this->IO_ADDR_R) != 0xff)
Stefan Roese887e2ec2006-09-07 11:51:23 +0200131 return 1;
132
133 return 0;
134}
135
136static int nand_read_page(struct mtd_info *mtd, int block, int page, uchar *dst)
137{
Wolfgang Denk511d0c72006-10-09 00:42:01 +0200138 struct nand_chip *this = mtd->priv;
Stefan Roese42be56f2007-06-01 15:23:04 +0200139 u_char *ecc_calc;
140 u_char *ecc_code;
141 u_char *oob_data;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200142 int i;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143 int eccsize = CONFIG_SYS_NAND_ECCSIZE;
144 int eccbytes = CONFIG_SYS_NAND_ECCBYTES;
145 int eccsteps = CONFIG_SYS_NAND_ECCSTEPS;
Stefan Roese42be56f2007-06-01 15:23:04 +0200146 uint8_t *p = dst;
147 int stat;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200148
Stefan Roese42be56f2007-06-01 15:23:04 +0200149 nand_command(mtd, block, page, 0, NAND_CMD_READ0);
Stefan Roese887e2ec2006-09-07 11:51:23 +0200150
Stefan Roese42be56f2007-06-01 15:23:04 +0200151 /* No malloc available for now, just use some temporary locations
152 * in SDRAM
Stefan Roese887e2ec2006-09-07 11:51:23 +0200153 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200154 ecc_calc = (u_char *)(CONFIG_SYS_SDRAM_BASE + 0x10000);
Stefan Roese42be56f2007-06-01 15:23:04 +0200155 ecc_code = ecc_calc + 0x100;
156 oob_data = ecc_calc + 0x200;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200157
Stefan Roese42be56f2007-06-01 15:23:04 +0200158 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
Stefan Roesec568f772008-01-05 16:49:37 +0100159 this->ecc.hwctl(mtd, NAND_ECC_READ);
Stefan Roese42be56f2007-06-01 15:23:04 +0200160 this->read_buf(mtd, p, eccsize);
Stefan Roesec568f772008-01-05 16:49:37 +0100161 this->ecc.calculate(mtd, p, &ecc_calc[i]);
Stefan Roese42be56f2007-06-01 15:23:04 +0200162 }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163 this->read_buf(mtd, oob_data, CONFIG_SYS_NAND_OOBSIZE);
Stefan Roese42be56f2007-06-01 15:23:04 +0200164
165 /* Pick the ECC bytes out of the oob data */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166 for (i = 0; i < CONFIG_SYS_NAND_ECCTOTAL; i++)
Stefan Roese42be56f2007-06-01 15:23:04 +0200167 ecc_code[i] = oob_data[nand_ecc_pos[i]];
168
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169 eccsteps = CONFIG_SYS_NAND_ECCSTEPS;
Stefan Roese42be56f2007-06-01 15:23:04 +0200170 p = dst;
171
172 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
173 /* No chance to do something with the possible error message
174 * from correct_data(). We just hope that all possible errors
175 * are corrected by this routine.
176 */
Stefan Roesec568f772008-01-05 16:49:37 +0100177 stat = this->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
Stefan Roese42be56f2007-06-01 15:23:04 +0200178 }
Stefan Roese887e2ec2006-09-07 11:51:23 +0200179
180 return 0;
181}
182
Guennadi Liakhovetskiaa646642008-08-06 21:42:07 +0200183static int nand_load(struct mtd_info *mtd, unsigned int offs,
Wolfgang Denk4b070802008-08-14 14:41:06 +0200184 unsigned int uboot_size, uchar *dst)
Stefan Roese887e2ec2006-09-07 11:51:23 +0200185{
Guennadi Liakhovetskiaa646642008-08-06 21:42:07 +0200186 unsigned int block, lastblock;
187 unsigned int page;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200188
189 /*
Guennadi Liakhovetskiaa646642008-08-06 21:42:07 +0200190 * offs has to be aligned to a page address!
Stefan Roese887e2ec2006-09-07 11:51:23 +0200191 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192 block = offs / CONFIG_SYS_NAND_BLOCK_SIZE;
193 lastblock = (offs + uboot_size - 1) / CONFIG_SYS_NAND_BLOCK_SIZE;
194 page = (offs % CONFIG_SYS_NAND_BLOCK_SIZE) / CONFIG_SYS_NAND_PAGE_SIZE;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200195
Guennadi Liakhovetskiaa646642008-08-06 21:42:07 +0200196 while (block <= lastblock) {
Stefan Roese887e2ec2006-09-07 11:51:23 +0200197 if (!nand_is_bad_block(mtd, block)) {
198 /*
199 * Skip bad blocks
200 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201 while (page < CONFIG_SYS_NAND_PAGE_COUNT) {
Stefan Roese887e2ec2006-09-07 11:51:23 +0200202 nand_read_page(mtd, block, page, dst);
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203 dst += CONFIG_SYS_NAND_PAGE_SIZE;
Guennadi Liakhovetskiaa646642008-08-06 21:42:07 +0200204 page++;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200205 }
206
Guennadi Liakhovetskiaa646642008-08-06 21:42:07 +0200207 page = 0;
208 } else {
209 lastblock++;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200210 }
211
212 block++;
213 }
214
215 return 0;
216}
217
Stefan Roese64852d02008-06-02 14:35:44 +0200218/*
219 * The main entry for NAND booting. It's necessary that SDRAM is already
220 * configured and available since this code loads the main U-Boot image
221 * from NAND into SDRAM and starts it from there.
222 */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200223void nand_boot(void)
224{
Stefan Roese887e2ec2006-09-07 11:51:23 +0200225 struct nand_chip nand_chip;
226 nand_info_t nand_info;
227 int ret;
Scott Woode4c09502008-06-30 14:13:28 -0500228 __attribute__((noreturn)) void (*uboot)(void);
Stefan Roese887e2ec2006-09-07 11:51:23 +0200229
230 /*
Stefan Roese887e2ec2006-09-07 11:51:23 +0200231 * Init board specific nand support
232 */
Sughosh Ganu48571ff2010-11-30 11:25:01 -0500233 nand_chip.select_chip = NULL;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200234 nand_info.priv = &nand_chip;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200235 nand_chip.IO_ADDR_R = nand_chip.IO_ADDR_W = (void __iomem *)CONFIG_SYS_NAND_BASE;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200236 nand_chip.dev_ready = NULL; /* preset to NULL */
Stefan Roesea89a9902011-05-04 11:44:44 +0200237 nand_chip.options = 0;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200238 board_nand_init(&nand_chip);
239
Guennadi Liakhovetskiaa646642008-08-06 21:42:07 +0200240 if (nand_chip.select_chip)
241 nand_chip.select_chip(&nand_info, 0);
242
Stefan Roese887e2ec2006-09-07 11:51:23 +0200243 /*
244 * Load U-Boot image from NAND into RAM
245 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246 ret = nand_load(&nand_info, CONFIG_SYS_NAND_U_BOOT_OFFS, CONFIG_SYS_NAND_U_BOOT_SIZE,
247 (uchar *)CONFIG_SYS_NAND_U_BOOT_DST);
Stefan Roese887e2ec2006-09-07 11:51:23 +0200248
Guennadi Liakhovetskib74ab732009-05-18 16:07:22 +0200249#ifdef CONFIG_NAND_ENV_DST
250 nand_load(&nand_info, CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
251 (uchar *)CONFIG_NAND_ENV_DST);
252
253#ifdef CONFIG_ENV_OFFSET_REDUND
254 nand_load(&nand_info, CONFIG_ENV_OFFSET_REDUND, CONFIG_ENV_SIZE,
255 (uchar *)CONFIG_NAND_ENV_DST + CONFIG_ENV_SIZE);
256#endif
257#endif
258
Guennadi Liakhovetskiaa646642008-08-06 21:42:07 +0200259 if (nand_chip.select_chip)
260 nand_chip.select_chip(&nand_info, -1);
261
Stefan Roese887e2ec2006-09-07 11:51:23 +0200262 /*
263 * Jump to U-Boot image
264 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200265 uboot = (void *)CONFIG_SYS_NAND_U_BOOT_START;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200266 (*uboot)();
267}