blob: 2bbfe9aa62b1f871438f7dbeeb26553ff3a88db9 [file] [log] [blame]
wdenkc15f3122004-10-10 22:44:24 +00001/*
2 * (C) Copyright 2002,2003 Motorola,Inc.
3 * Xianghua Xiao <X.Xiao@motorola.com>
4 *
5 * (C) Copyright 2004 Wind River Systems Inc <www.windriver.com>.
6 * Added support for Wind River SBC8540 board
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27/* mpc8560ads board configuration file */
28/* please refer to doc/README.mpc85xx for more info */
29/* make sure you change the MAC address and other network params first,
30 * search for CONFIG_ETHADDR,CONFIG_SERVERIP,etc in this file
31 */
wdenk8b74bf32004-10-11 23:10:30 +000032
wdenkc15f3122004-10-10 22:44:24 +000033#ifndef __CONFIG_H
34#define __CONFIG_H
35
36#if XXX
37#define DEBUG /* General debug */
38#define ET_DEBUG
39#endif
40#define TSEC_DEBUG
41
42/* High Level Configuration Options */
43#define CONFIG_BOOKE 1 /* BOOKE */
44#define CONFIG_E500 1 /* BOOKE e500 family */
45#define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
46#define CONFIG_MPC85xx_REV1 1 /* MPC85xx Rev 1.0 chip */
47
48
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -050049#define CONFIG_CPM2 1 /* has CPM2 */
wdenkc15f3122004-10-10 22:44:24 +000050
51#define CONFIG_SBC8540 1 /* configuration for SBC8560 board */
52
53#define CONFIG_MPC8560ADS 1 /* MPC8560ADS board specific (supplement) */
54
55#define CONFIG_TSEC_ENET /* tsec ethernet support */
56#undef CONFIG_PCI /* pci ethernet support */
57#undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */
58
Kumar Galae2b159d2008-01-16 09:05:27 -060059#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
wdenkc15f3122004-10-10 22:44:24 +000060
61#define CONFIG_ENV_OVERWRITE
62
63/* Using Localbus SDRAM to emulate flash before we can program the flash,
64 * normally you need a flash-boot image(u-boot.bin), if so undef this.
65 */
66#undef CONFIG_RAM_AS_FLASH
67
68#if defined(CONFIG_PCI_66) /* some PCI card is 33Mhz only */
69 #define CONFIG_SYS_CLK_FREQ 66000000 /* sysclk for MPC85xx */
70#else
71 #define CONFIG_SYS_CLK_FREQ 33000000 /* most pci cards are 33Mhz */
72#endif
73
74/* below can be toggled for performance analysis. otherwise use default */
75#define CONFIG_L2_CACHE /* toggle L2 cache */
76#undef CONFIG_BTB /* toggle branch predition */
77#undef CONFIG_ADDR_STREAMING /* toggle addr streaming */
78
79#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
80
81#undef CFG_DRAM_TEST /* memory test, takes time */
82#define CFG_MEMTEST_START 0x00200000 /* memtest region */
83#define CFG_MEMTEST_END 0x00400000
84
85#if (defined(CONFIG_PCI) && defined(CONFIG_TSEC_ENET) || \
86 defined(CONFIG_PCI) && defined(CONFIG_ETHER_ON_FCC) || \
87 defined(CONFIG_TSEC_ENET) && defined(CONFIG_ETHER_ON_FCC))
88#error "You can only use ONE of PCI Ethernet Card or TSEC Ethernet or CPM FCC."
89#endif
90
91/*
92 * Base addresses -- Note these are effective addresses where the
93 * actual resources get mapped (not physical addresses)
94 */
95#define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
96
97#if XXX
98 #define CFG_CCSRBAR 0xfdf00000 /* relocated CCSRBAR */
99#else
100 #define CFG_CCSRBAR 0xff700000 /* default CCSRBAR */
101#endif
102#define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
103
104#define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory */
105#define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
106#define CFG_SDRAM_SIZE 512 /* DDR is 512MB */
107#define SPD_EEPROM_ADDRESS 0x55 /* DDR DIMM */
108
109#undef CONFIG_DDR_ECC /* only for ECC DDR module */
110#undef CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
111
112#if defined(CONFIG_MPC85xx_REV1)
113 #define CONFIG_DDR_DLL /* possible DLL fix needed */
114#endif
115
116#undef CONFIG_CLOCKS_IN_MHZ
117
118#if defined(CONFIG_RAM_AS_FLASH)
119 #define CFG_LBC_SDRAM_BASE 0xfc000000 /* Localbus SDRAM */
120 #define CFG_FLASH_BASE 0xf8000000 /* start of FLASH 8M */
121 #define CFG_BR0_PRELIM 0xf8000801 /* port size 8bit */
122 #define CFG_OR0_PRELIM 0xf8000ff7 /* 8MB Flash */
123#else /* Boot from real Flash */
124 #define CFG_LBC_SDRAM_BASE 0xf8000000 /* Localbus SDRAM */
125 #define CFG_FLASH_BASE 0xff800000 /* start of FLASH 8M */
126 #define CFG_BR0_PRELIM 0xff800801 /* port size 8bit */
127 #define CFG_OR0_PRELIM 0xff800ff7 /* 8MB Flash */
128#endif
129#define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
130
131/* local bus definitions */
132#define CFG_BR1_PRELIM 0xe4001801 /* 64M, 32-bit flash */
133#define CFG_OR1_PRELIM 0xfc000ff7
134
135#define CFG_BR2_PRELIM 0x00000000 /* CS2 not used */
136#define CFG_OR2_PRELIM 0x00000000
137
138#define CFG_BR3_PRELIM 0xf0001861 /* 64MB localbus SDRAM */
139#define CFG_OR3_PRELIM 0xfc000cc1
140
141#if defined(CONFIG_RAM_AS_FLASH)
142 #define CFG_BR4_PRELIM 0xf4001861 /* 64M localbus SDRAM */
143#else
144 #define CFG_BR4_PRELIM 0xf8001861 /* 64M localbus SDRAM */
145#endif
146#define CFG_OR4_PRELIM 0xfc000cc1
147
148#define CFG_BR5_PRELIM 0xfc000801 /* 16M CS5 misc devices */
149#if 1
150 #define CFG_OR5_PRELIM 0xff000ff7
151#else
152 #define CFG_OR5_PRELIM 0xff0000f0
153#endif
154
155#define CFG_BR6_PRELIM 0xe0001801 /* 64M, 32-bit flash */
156#define CFG_OR6_PRELIM 0xfc000ff7
157#define CFG_LBC_LCRR 0x00030002 /* local bus freq */
158#define CFG_LBC_LBCR 0x00000000
159#define CFG_LBC_LSRT 0x20000000
160#define CFG_LBC_MRTPR 0x20000000
161#define CFG_LBC_LSDMR_1 0x2861b723
162#define CFG_LBC_LSDMR_2 0x0861b723
163#define CFG_LBC_LSDMR_3 0x0861b723
164#define CFG_LBC_LSDMR_4 0x1861b723
165#define CFG_LBC_LSDMR_5 0x4061b723
166
167/* just hijack the MOT BCSR def for SBC8560 misc devices */
168#define CFG_BCSR ((CFG_BR5_PRELIM & 0xff000000)|0x00400000)
169/* the size of CS5 needs to be >= 16M for TLB and LAW setups */
170
171#define CONFIG_L1_INIT_RAM
172#define CFG_INIT_RAM_LOCK 1
173#define CFG_INIT_RAM_ADDR 0x70000000 /* Initial RAM address */
174#define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
175
176#define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
177#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
178#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
179
180#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
181#define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
182
183/* Serial Port */
184#undef CONFIG_CONS_ON_SCC /* define if console on SCC */
185#undef CONFIG_CONS_NONE /* define if console on something else */
186
187#define CONFIG_CONS_INDEX 1
188#undef CONFIG_SERIAL_SOFTWARE_FIFO
189#define CFG_NS16550
190#define CFG_NS16550_SERIAL
191#define CFG_NS16550_REG_SIZE 1
192#if 0
193#define CFG_NS16550_CLK 1843200 /* get_bus_freq(0) */
194#else
195#define CFG_NS16550_CLK 264000000 /* get_bus_freq(0) */
196#endif
197
198#define CONFIG_BAUDRATE 9600
199
200#define CFG_BAUDRATE_TABLE \
201 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
202
203#if 0
204#define CFG_NS16550_COM1 ((CFG_BR5_PRELIM & 0xff000000)+0x00700000)
205#define CFG_NS16550_COM2 ((CFG_BR5_PRELIM & 0xff000000)+0x00800000)
206#else
wdenk8b74bf32004-10-11 23:10:30 +0000207/* SBC8540 uses internal COMM controller */
wdenkc15f3122004-10-10 22:44:24 +0000208#define CFG_NS16550_COM1 ((CFG_CCSRBAR & 0xfff00000)+0x00004500)
209#define CFG_NS16550_COM2 ((CFG_CCSRBAR & 0xfff00000)+0x00004600)
210#endif
211
212/* Use the HUSH parser */
213#define CFG_HUSH_PARSER
214#ifdef CFG_HUSH_PARSER
215#define CFG_PROMPT_HUSH_PS2 "> "
216#endif
217
Jon Loeliger20476722006-10-20 15:50:15 -0500218/*
219 * I2C
220 */
221#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
222#define CONFIG_HARD_I2C /* I2C with hardware support*/
wdenkc15f3122004-10-10 22:44:24 +0000223#undef CONFIG_SOFT_I2C /* I2C bit-banged */
224#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
225#define CFG_I2C_SLAVE 0x7F
226#define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
Jon Loeliger20476722006-10-20 15:50:15 -0500227#define CFG_I2C_OFFSET 0x3000
wdenkc15f3122004-10-10 22:44:24 +0000228
229#define CFG_PCI_MEM_BASE 0xC0000000
230#define CFG_PCI_MEM_PHYS 0xC0000000
231#define CFG_PCI_MEM_SIZE 0x10000000
232
233#if defined(CONFIG_TSEC_ENET) /* TSEC Ethernet port */
234
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500235# define CONFIG_NET_MULTI 1
236# define CONFIG_MPC85xx_TSEC1
237# define CONFIG_MPC85xx_TSEC1_NAME "TSEC0"
238# define CONFIG_MII 1 /* MII PHY management */
239# define TSEC1_PHY_ADDR 25
240# define TSEC1_PHYIDX 0
241/* Options are: TSEC0 */
242# define CONFIG_ETHPRIME "TSEC0"
wdenkc15f3122004-10-10 22:44:24 +0000243
wdenk8b74bf32004-10-11 23:10:30 +0000244
wdenkc15f3122004-10-10 22:44:24 +0000245#elif defined(CONFIG_ETHER_ON_FCC) /* CPM FCC Ethernet */
246
247 #undef CONFIG_ETHER_NONE /* define if ether on something else */
248 #define CONFIG_ETHER_ON_FCC2 /* cpm FCC ethernet support */
249 #define CONFIG_ETHER_INDEX 2 /* which channel for ether */
wdenk8b74bf32004-10-11 23:10:30 +0000250
wdenkc15f3122004-10-10 22:44:24 +0000251 #if (CONFIG_ETHER_INDEX == 2)
252 /*
253 * - Rx-CLK is CLK13
254 * - Tx-CLK is CLK14
255 * - Select bus for bd/buffers
256 * - Full duplex
257 */
258 #define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
259 #define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
260 #define CFG_CPMFCR_RAMTYPE 0
261 #define CFG_FCC_PSMR (FCC_PSMR_FDE)
wdenk8b74bf32004-10-11 23:10:30 +0000262
wdenkc15f3122004-10-10 22:44:24 +0000263 #elif (CONFIG_ETHER_INDEX == 3)
264 /* need more definitions here for FE3 */
265 #endif /* CONFIG_ETHER_INDEX */
wdenk8b74bf32004-10-11 23:10:30 +0000266
wdenkc15f3122004-10-10 22:44:24 +0000267 #define CONFIG_MII /* MII PHY management */
268 #define CONFIG_BITBANGMII /* bit-bang MII PHY management */
269 /*
270 * GPIO pins used for bit-banged MII communications
271 */
272 #define MDIO_PORT 2 /* Port C */
273 #define MDIO_ACTIVE (iop->pdir |= 0x00400000)
274 #define MDIO_TRISTATE (iop->pdir &= ~0x00400000)
275 #define MDIO_READ ((iop->pdat & 0x00400000) != 0)
276
277 #define MDIO(bit) if(bit) iop->pdat |= 0x00400000; \
278 else iop->pdat &= ~0x00400000
279
280 #define MDC(bit) if(bit) iop->pdat |= 0x00200000; \
281 else iop->pdat &= ~0x00200000
282
283 #define MIIDELAY udelay(1)
wdenk8b74bf32004-10-11 23:10:30 +0000284
wdenkc15f3122004-10-10 22:44:24 +0000285#endif
286
287/*-----------------------------------------------------------------------
288 * FLASH and environment organization
289 */
290
291#define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
292#define CFG_FLASH_CFI_DRIVER 1 /* Use the common driver */
293#if 0
294#define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
295#define CFG_FLASH_PROTECTION /* use hardware protection */
296#endif
297#define CFG_MAX_FLASH_SECT 64 /* max number of sectors on one chip */
298#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
299
300#undef CFG_FLASH_CHECKSUM
301#define CFG_FLASH_ERASE_TOUT 200000 /* Timeout for Flash Erase (in ms) */
302#define CFG_FLASH_WRITE_TOUT 50000 /* Timeout for Flash Write (in ms) */
303
304#define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
305
306#if 0
307/* XXX This doesn't work and I don't want to fix it */
308#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
309 #define CFG_RAMBOOT
310#else
311 #undef CFG_RAMBOOT
312#endif
313#endif
314
315/* Environment */
316#if !defined(CFG_RAMBOOT)
317 #if defined(CONFIG_RAM_AS_FLASH)
318 #define CFG_ENV_IS_NOWHERE
319 #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x100000)
320 #define CFG_ENV_SIZE 0x2000
321 #else
322 #define CFG_ENV_IS_IN_FLASH 1
323 #define CFG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
324 #define CFG_ENV_ADDR (CFG_MONITOR_BASE - CFG_ENV_SECT_SIZE)
325 #define CFG_ENV_SIZE 0x2000 /* CFG_ENV_SECT_SIZE */
326 #endif
327#else
328 #define CFG_NO_FLASH 1 /* Flash is not usable now */
329 #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
330 #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
331 #define CFG_ENV_SIZE 0x2000
332#endif
333
334#define CONFIG_BOOTARGS "root=/dev/nfs rw nfsroot=192.168.0.251:/tftpboot ip=192.168.0.105:192.168.0.251::255.255.255.0:sbc8560:eth0:off console=ttyS0,9600"
335/*#define CONFIG_BOOTARGS "root=/dev/ram rw console=ttyS0,115200"*/
336#define CONFIG_BOOTCOMMAND "bootm 0xff800000 0xffa00000"
337#define CONFIG_BOOTDELAY 5 /* -1 disable autoboot */
338
339#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
340#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
341
Jon Loeliger2835e512007-06-13 13:22:08 -0500342
343/*
Jon Loeligera1aa0bb2007-07-10 09:22:23 -0500344 * BOOTP options
345 */
346#define CONFIG_BOOTP_BOOTFILESIZE
347#define CONFIG_BOOTP_BOOTPATH
348#define CONFIG_BOOTP_GATEWAY
349#define CONFIG_BOOTP_HOSTNAME
350
351
352/*
Jon Loeliger2835e512007-06-13 13:22:08 -0500353 * Command line configuration.
354 */
355#include <config_cmd_default.h>
356
357#define CONFIG_CMD_PING
358#define CONFIG_CMD_I2C
359
360#if defined(CONFIG_PCI)
361 #define CONFIG_CMD_PCI
wdenkc15f3122004-10-10 22:44:24 +0000362#endif
363
Jon Loeliger2835e512007-06-13 13:22:08 -0500364#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
365 #define CONFIG_CMD_MII
366#endif
367
368#if defined(CFG_RAMBOOT)
369 #undef CONFIG_CMD_ENV
370 #undef CONFIG_CMD_LOADS
371#endif
372
wdenkc15f3122004-10-10 22:44:24 +0000373
374#undef CONFIG_WATCHDOG /* watchdog disabled */
375
376/*
377 * Miscellaneous configurable options
378 */
379#define CFG_LONGHELP /* undef to save memory */
380#define CFG_PROMPT "SBC8540=> " /* Monitor Command Prompt */
Jon Loeliger2835e512007-06-13 13:22:08 -0500381#if defined(CONFIG_CMD_KGDB)
wdenkc15f3122004-10-10 22:44:24 +0000382 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
383#else
384 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
385#endif
386#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
387#define CFG_MAXARGS 16 /* max number of command args */
388#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
389#define CFG_LOAD_ADDR 0x1000000 /* default load address */
390#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
391
392/*
393 * For booting Linux, the board info and command line data
394 * have to be in the first 8 MB of memory, since this is
395 * the maximum mapped by the Linux kernel during initialization.
396 */
397#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
398
wdenkc15f3122004-10-10 22:44:24 +0000399/*
400 * Internal Definitions
401 *
402 * Boot Flags
403 */
404#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
405#define BOOTFLAG_WARM 0x02 /* Software reboot */
406
Jon Loeliger2835e512007-06-13 13:22:08 -0500407#if defined(CONFIG_CMD_KGDB)
wdenkc15f3122004-10-10 22:44:24 +0000408 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
409 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
410#endif
411
412/*Note: change below for your network setting!!! */
413#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
wdenke2ffd592004-12-31 09:32:47 +0000414# define CONFIG_ETHADDR 00:vv:ww:xx:yy:8a
415# define CONFIG_HAS_ETH1
416# define CONFIG_ETH1ADDR 00:vv:ww:xx:yy:8b
417# define CONFIG_HAS_ETH2
418# define CONFIG_ETH2ADDR 00:vv:ww:xx:yy:8c
wdenkc15f3122004-10-10 22:44:24 +0000419#endif
420
421#define CONFIG_SERVERIP YourServerIP
422#define CONFIG_IPADDR YourTargetIP
423#define CONFIG_GATEWAYIP YourGatewayIP
424#define CONFIG_NETMASK 255.255.255.0
425#define CONFIG_HOSTNAME SBC8560
426#define CONFIG_ROOTPATH YourRootPath
427#define CONFIG_BOOTFILE YourImageName
428
429#endif /* __CONFIG_H */