blob: 4ae24939ab23671921ee50777b6580d8e318248a [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Michal Simek194846f2012-09-14 00:55:24 +00002/*
3 * Copyright (C) 2012 Michal Simek <monstr@monstr.eu>
4 * Copyright (C) 2011-2012 Xilinx, Inc. All rights reserved.
Michal Simek194846f2012-09-14 00:55:24 +00005 */
6
Michal Simek59da82e2016-07-14 14:40:03 +02007#include <clk.h>
Michal Simek194846f2012-09-14 00:55:24 +00008#include <common.h>
Simon Glass42800ff2015-10-17 19:41:27 -06009#include <debug_uart.h>
10#include <dm.h>
Simon Glassc54c0a42015-10-17 19:41:22 -060011#include <errno.h>
Michal Simekc9416b92014-02-24 11:16:33 +010012#include <fdtdec.h>
Michal Simek194846f2012-09-14 00:55:24 +000013#include <watchdog.h>
14#include <asm/io.h>
15#include <linux/compiler.h>
16#include <serial.h>
17
Michal Simekc9a2c472018-06-14 11:13:41 +020018#define ZYNQ_UART_SR_TXACTIVE BIT(11) /* TX active */
Michal Simeke90d2652018-06-14 09:43:34 +020019#define ZYNQ_UART_SR_TXFULL BIT(4) /* TX FIFO full */
Michal Simekc9a2c472018-06-14 11:13:41 +020020#define ZYNQ_UART_SR_RXEMPTY BIT(1) /* RX FIFO empty */
Michal Simek194846f2012-09-14 00:55:24 +000021
Michal Simekc9a2c472018-06-14 11:13:41 +020022#define ZYNQ_UART_CR_TX_EN BIT(4) /* TX enabled */
23#define ZYNQ_UART_CR_RX_EN BIT(2) /* RX enabled */
24#define ZYNQ_UART_CR_TXRST BIT(1) /* TX logic reset */
25#define ZYNQ_UART_CR_RXRST BIT(0) /* RX logic reset */
Michal Simek194846f2012-09-14 00:55:24 +000026
27#define ZYNQ_UART_MR_PARITY_NONE 0x00000020 /* No parity mode */
28
Michal Simek194846f2012-09-14 00:55:24 +000029struct uart_zynq {
Michal Simeka2425e62015-01-07 15:00:47 +010030 u32 control; /* 0x0 - Control Register [8:0] */
31 u32 mode; /* 0x4 - Mode Register [10:0] */
Michal Simek194846f2012-09-14 00:55:24 +000032 u32 reserved1[4];
Michal Simeka2425e62015-01-07 15:00:47 +010033 u32 baud_rate_gen; /* 0x18 - Baud Rate Generator [15:0] */
Michal Simek194846f2012-09-14 00:55:24 +000034 u32 reserved2[4];
Michal Simeka2425e62015-01-07 15:00:47 +010035 u32 channel_sts; /* 0x2c - Channel Status [11:0] */
36 u32 tx_rx_fifo; /* 0x30 - FIFO [15:0] or [7:0] */
37 u32 baud_rate_divider; /* 0x34 - Baud Rate Divider [7:0] */
Michal Simek194846f2012-09-14 00:55:24 +000038};
39
Simon Glass42800ff2015-10-17 19:41:27 -060040struct zynq_uart_priv {
41 struct uart_zynq *regs;
Michal Simek194846f2012-09-14 00:55:24 +000042};
43
Michal Simek194846f2012-09-14 00:55:24 +000044/* Set up the baud rate in gd struct */
Simon Glassc54c0a42015-10-17 19:41:22 -060045static void _uart_zynq_serial_setbrg(struct uart_zynq *regs,
46 unsigned long clock, unsigned long baud)
Michal Simek194846f2012-09-14 00:55:24 +000047{
48 /* Calculation results. */
49 unsigned int calc_bauderror, bdiv, bgen;
50 unsigned long calc_baud = 0;
Michal Simek194846f2012-09-14 00:55:24 +000051
Michal Simek04bc5c92015-04-15 13:05:06 +020052 /* Covering case where input clock is so slow */
Simon Glassc54c0a42015-10-17 19:41:22 -060053 if (clock < 1000000 && baud > 4800)
54 baud = 4800;
Michal Simek04bc5c92015-04-15 13:05:06 +020055
Michal Simek194846f2012-09-14 00:55:24 +000056 /* master clock
57 * Baud rate = ------------------
58 * bgen * (bdiv + 1)
59 *
60 * Find acceptable values for baud generation.
61 */
62 for (bdiv = 4; bdiv < 255; bdiv++) {
63 bgen = clock / (baud * (bdiv + 1));
64 if (bgen < 2 || bgen > 65535)
65 continue;
66
67 calc_baud = clock / (bgen * (bdiv + 1));
68
69 /*
70 * Use first calculated baudrate with
71 * an acceptable (<3%) error
72 */
73 if (baud > calc_baud)
74 calc_bauderror = baud - calc_baud;
75 else
76 calc_bauderror = calc_baud - baud;
77 if (((calc_bauderror * 100) / baud) < 3)
78 break;
79 }
80
81 writel(bdiv, &regs->baud_rate_divider);
82 writel(bgen, &regs->baud_rate_gen);
83}
84
Simon Glassc54c0a42015-10-17 19:41:22 -060085/* Initialize the UART, with...some settings. */
86static void _uart_zynq_serial_init(struct uart_zynq *regs)
87{
88 /* RX/TX enabled & reset */
89 writel(ZYNQ_UART_CR_TX_EN | ZYNQ_UART_CR_RX_EN | ZYNQ_UART_CR_TXRST | \
90 ZYNQ_UART_CR_RXRST, &regs->control);
91 writel(ZYNQ_UART_MR_PARITY_NONE, &regs->mode); /* 8 bit, no parity */
92}
93
Simon Glassc54c0a42015-10-17 19:41:22 -060094static int _uart_zynq_serial_putc(struct uart_zynq *regs, const char c)
95{
Michal Simeke90d2652018-06-14 09:43:34 +020096 if (readl(&regs->channel_sts) & ZYNQ_UART_SR_TXFULL)
Simon Glassc54c0a42015-10-17 19:41:22 -060097 return -EAGAIN;
98
99 writel(c, &regs->tx_rx_fifo);
100
101 return 0;
102}
103
Simon Glass42800ff2015-10-17 19:41:27 -0600104int zynq_serial_setbrg(struct udevice *dev, int baudrate)
Michal Simek194846f2012-09-14 00:55:24 +0000105{
Simon Glass42800ff2015-10-17 19:41:27 -0600106 struct zynq_uart_priv *priv = dev_get_priv(dev);
Michal Simek59da82e2016-07-14 14:40:03 +0200107 unsigned long clock;
Michal Simek194846f2012-09-14 00:55:24 +0000108
Michal Simek59da82e2016-07-14 14:40:03 +0200109 int ret;
110 struct clk clk;
111
112 ret = clk_get_by_index(dev, 0, &clk);
113 if (ret < 0) {
114 dev_err(dev, "failed to get clock\n");
115 return ret;
116 }
117
118 clock = clk_get_rate(&clk);
119 if (IS_ERR_VALUE(clock)) {
120 dev_err(dev, "failed to get rate\n");
121 return clock;
122 }
123 debug("%s: CLK %ld\n", __func__, clock);
124
125 ret = clk_enable(&clk);
126 if (ret && ret != -ENOSYS) {
127 dev_err(dev, "failed to enable clock\n");
128 return ret;
129 }
Stefan Herbrechtsmeier781745b2017-01-17 16:27:30 +0100130
Simon Glass42800ff2015-10-17 19:41:27 -0600131 _uart_zynq_serial_setbrg(priv->regs, clock, baudrate);
Michal Simek194846f2012-09-14 00:55:24 +0000132
Simon Glass42800ff2015-10-17 19:41:27 -0600133 return 0;
Michal Simek194846f2012-09-14 00:55:24 +0000134}
135
Simon Glass42800ff2015-10-17 19:41:27 -0600136static int zynq_serial_probe(struct udevice *dev)
Michal Simek194846f2012-09-14 00:55:24 +0000137{
Simon Glass42800ff2015-10-17 19:41:27 -0600138 struct zynq_uart_priv *priv = dev_get_priv(dev);
139
140 _uart_zynq_serial_init(priv->regs);
141
142 return 0;
Michal Simek194846f2012-09-14 00:55:24 +0000143}
144
Simon Glass42800ff2015-10-17 19:41:27 -0600145static int zynq_serial_getc(struct udevice *dev)
Michal Simek194846f2012-09-14 00:55:24 +0000146{
Simon Glass42800ff2015-10-17 19:41:27 -0600147 struct zynq_uart_priv *priv = dev_get_priv(dev);
148 struct uart_zynq *regs = priv->regs;
Michal Simek194846f2012-09-14 00:55:24 +0000149
Simon Glass42800ff2015-10-17 19:41:27 -0600150 if (readl(&regs->channel_sts) & ZYNQ_UART_SR_RXEMPTY)
151 return -EAGAIN;
Michal Simek194846f2012-09-14 00:55:24 +0000152
Michal Simek194846f2012-09-14 00:55:24 +0000153 return readl(&regs->tx_rx_fifo);
154}
155
Simon Glass42800ff2015-10-17 19:41:27 -0600156static int zynq_serial_putc(struct udevice *dev, const char ch)
Michal Simekc9416b92014-02-24 11:16:33 +0100157{
Simon Glass42800ff2015-10-17 19:41:27 -0600158 struct zynq_uart_priv *priv = dev_get_priv(dev);
Michal Simekc9416b92014-02-24 11:16:33 +0100159
Simon Glass42800ff2015-10-17 19:41:27 -0600160 return _uart_zynq_serial_putc(priv->regs, ch);
Michal Simekc9416b92014-02-24 11:16:33 +0100161}
Tom Rini51d81022012-10-08 14:46:23 -0700162
Simon Glass42800ff2015-10-17 19:41:27 -0600163static int zynq_serial_pending(struct udevice *dev, bool input)
Tom Rini51d81022012-10-08 14:46:23 -0700164{
Simon Glass42800ff2015-10-17 19:41:27 -0600165 struct zynq_uart_priv *priv = dev_get_priv(dev);
166 struct uart_zynq *regs = priv->regs;
167
168 if (input)
169 return !(readl(&regs->channel_sts) & ZYNQ_UART_SR_RXEMPTY);
170 else
171 return !!(readl(&regs->channel_sts) & ZYNQ_UART_SR_TXACTIVE);
Tom Rini51d81022012-10-08 14:46:23 -0700172}
Simon Glassc54c0a42015-10-17 19:41:22 -0600173
Simon Glass42800ff2015-10-17 19:41:27 -0600174static int zynq_serial_ofdata_to_platdata(struct udevice *dev)
175{
176 struct zynq_uart_priv *priv = dev_get_priv(dev);
Simon Glass42800ff2015-10-17 19:41:27 -0600177
Michal Simekce690302018-05-16 10:56:43 +0200178 priv->regs = (struct uart_zynq *)dev_read_addr(dev);
179 if (IS_ERR(priv->regs))
180 return PTR_ERR(priv->regs);
Simon Glass42800ff2015-10-17 19:41:27 -0600181
182 return 0;
183}
184
185static const struct dm_serial_ops zynq_serial_ops = {
186 .putc = zynq_serial_putc,
187 .pending = zynq_serial_pending,
188 .getc = zynq_serial_getc,
189 .setbrg = zynq_serial_setbrg,
190};
191
192static const struct udevice_id zynq_serial_ids[] = {
193 { .compatible = "xlnx,xuartps" },
194 { .compatible = "cdns,uart-r1p8" },
Michal Simeka2533182016-01-14 11:45:52 +0100195 { .compatible = "cdns,uart-r1p12" },
Simon Glass42800ff2015-10-17 19:41:27 -0600196 { }
197};
198
Michal Simek6bf87da2015-12-01 14:29:34 +0100199U_BOOT_DRIVER(serial_zynq) = {
Simon Glass42800ff2015-10-17 19:41:27 -0600200 .name = "serial_zynq",
201 .id = UCLASS_SERIAL,
202 .of_match = zynq_serial_ids,
203 .ofdata_to_platdata = zynq_serial_ofdata_to_platdata,
204 .priv_auto_alloc_size = sizeof(struct zynq_uart_priv),
205 .probe = zynq_serial_probe,
206 .ops = &zynq_serial_ops,
207 .flags = DM_FLAG_PRE_RELOC,
208};
209
Simon Glassc54c0a42015-10-17 19:41:22 -0600210#ifdef CONFIG_DEBUG_UART_ZYNQ
Michal Simek80dc9992016-01-05 12:49:21 +0100211static inline void _debug_uart_init(void)
Simon Glassc54c0a42015-10-17 19:41:22 -0600212{
213 struct uart_zynq *regs = (struct uart_zynq *)CONFIG_DEBUG_UART_BASE;
214
215 _uart_zynq_serial_init(regs);
216 _uart_zynq_serial_setbrg(regs, CONFIG_DEBUG_UART_CLOCK,
217 CONFIG_BAUDRATE);
218}
219
220static inline void _debug_uart_putc(int ch)
221{
222 struct uart_zynq *regs = (struct uart_zynq *)CONFIG_DEBUG_UART_BASE;
223
224 while (_uart_zynq_serial_putc(regs, ch) == -EAGAIN)
225 WATCHDOG_RESET();
226}
227
228DEBUG_UART_FUNCS
229
230#endif