blob: c816ee16f2ad92c69db7ce1bed3ec76d62d1e436 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Ashish Kumare84a3242017-08-31 16:12:54 +05302/*
Pramod Kumar5b595df2018-10-12 14:04:27 +00003 * Copyright 2017-2018 NXP
Ashish Kumare84a3242017-08-31 16:12:54 +05304 */
5
6#ifndef __LS1088_COMMON_H
7#define __LS1088_COMMON_H
8
Sumit Garg10e7eaf2018-01-06 09:04:24 +05309/* SPL build */
10#ifdef CONFIG_SPL_BUILD
11#define SPL_NO_BOARDINFO
12#define SPL_NO_QIXIS
13#define SPL_NO_PCI
14#define SPL_NO_ENV
15#define SPL_NO_RTC
16#define SPL_NO_USB
17#define SPL_NO_SATA
18#define SPL_NO_QSPI
19#define SPL_NO_IFC
20#undef CONFIG_DISPLAY_CPUINFO
21#endif
Ashish Kumare84a3242017-08-31 16:12:54 +053022
23#define CONFIG_REMAKE_ELF
Ashish Kumare84a3242017-08-31 16:12:54 +053024
25#include <asm/arch/stream_id_lsch3.h>
26#include <asm/arch/config.h>
27#include <asm/arch/soc.h>
28
Pramod Kumar5b595df2018-10-12 14:04:27 +000029#define LS1088ARDB_PB_BOARD 0x4A
Ashish Kumare84a3242017-08-31 16:12:54 +053030/* Link Definitions */
Pankit Garg143af3c2018-12-27 04:37:55 +000031#ifdef CONFIG_TFABOOT
32#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE
33#else
Ashish Kumare84a3242017-08-31 16:12:54 +053034#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
Pankit Garg143af3c2018-12-27 04:37:55 +000035#endif
Ashish Kumare84a3242017-08-31 16:12:54 +053036
37/* Link Definitions */
Pankit Garg143af3c2018-12-27 04:37:55 +000038#define CONFIG_SYS_FSL_QSPI_BASE 0x20000000
Ashish Kumare84a3242017-08-31 16:12:54 +053039
Ashish Kumare84a3242017-08-31 16:12:54 +053040#define CONFIG_VERY_BIG_RAM
41#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
42#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
43#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
44#define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
45#define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 1
46/*
47 * SMP Definitinos
48 */
Michael Walle3d3fe8b2020-06-01 21:53:26 +020049#define CPU_RELEASE_ADDR secondary_boot_addr
Ashish Kumare84a3242017-08-31 16:12:54 +053050
Biwen Li97e81202021-02-05 19:01:58 +080051/* GPIO */
52#ifdef CONFIG_DM_GPIO
53#ifndef CONFIG_MPC8XXX_GPIO
54#define CONFIG_MPC8XXX_GPIO
55#endif
56#endif
57
Ashish Kumare84a3242017-08-31 16:12:54 +053058/* I2C */
Chuanhua Han5dd043a2019-07-23 18:43:11 +080059
Ashish Kumare84a3242017-08-31 16:12:54 +053060
61/* Serial Port */
Ashish Kumare84a3242017-08-31 16:12:54 +053062#define CONFIG_SYS_NS16550_SERIAL
63#define CONFIG_SYS_NS16550_REG_SIZE 1
64#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0) / 2)
65
Sumit Garg10e7eaf2018-01-06 09:04:24 +053066#if !defined(SPL_NO_IFC) || defined(CONFIG_TARGET_LS1088AQDS)
Ashish Kumare84a3242017-08-31 16:12:54 +053067/* IFC */
68#define CONFIG_FSL_IFC
Sumit Garg10e7eaf2018-01-06 09:04:24 +053069#endif
Ashish Kumare84a3242017-08-31 16:12:54 +053070
71/*
72 * During booting, IFC is mapped at the region of 0x30000000.
73 * But this region is limited to 256MB. To accommodate NOR, promjet
74 * and FPGA. This region is divided as below:
75 * 0x30000000 - 0x37ffffff : 128MB : NOR flash
76 * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet
77 * 0x3C000000 - 0x40000000 : 64MB : FPGA etc
78 *
79 * To accommodate bigger NOR flash and other devices, we will map IFC
80 * chip selects to as below:
81 * 0x5_1000_0000..0x5_1fff_ffff Memory Hole
82 * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
83 * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
84 * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
85 * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
86 *
87 * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
88 * CONFIG_SYS_FLASH_BASE has the final address (core view)
89 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
90 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
91 * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
92 */
93
94#define CONFIG_SYS_FLASH_BASE 0x580000000ULL
95#define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000
96#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
97
98#define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000
99#define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000
100
101#ifndef __ASSEMBLY__
102unsigned long long get_qixis_addr(void);
103#endif
104
105#define QIXIS_BASE get_qixis_addr()
106#define QIXIS_BASE_PHYS 0x20000000
107#define QIXIS_BASE_PHYS_EARLY 0xC000000
108
109
110#define CONFIG_SYS_NAND_BASE 0x530000000ULL
111#define CONFIG_SYS_NAND_BASE_PHYS 0x30000000
112
113
114/* MC firmware */
115/* TODO Actual DPL max length needs to be confirmed with the MC FW team */
116#define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
117#define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
118#define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
119#define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
120#define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000
121#define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000
Bogdan Purcareatac48deb92017-10-05 06:56:53 +0000122
123/* Define phy_reset function to boot the MC based on mcinitcmd.
124 * This happens late enough to properly fixup u-boot env MAC addresses.
125 */
126#define CONFIG_RESET_PHY_R
127
Ashish Kumare84a3242017-08-31 16:12:54 +0530128/*
129 * Carve out a DDR region which will not be used by u-boot/Linux
130 *
131 * It will be used by MC and Debug Server. The MC region must be
132 * 512MB aligned, so the min size to hide is 512MB.
133 */
134
135#if defined(CONFIG_FSL_MC_ENET)
Meenakshi Aggarwal43ad41e2019-02-27 14:41:02 +0530136#define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (128UL * 1024 * 1024)
Ashish Kumare84a3242017-08-31 16:12:54 +0530137#endif
Ashish Kumare84a3242017-08-31 16:12:54 +0530138
139/* Miscellaneous configurable options */
Ashish Kumare84a3242017-08-31 16:12:54 +0530140
Ashish Kumarf65425f2017-11-02 09:50:47 +0530141/* SATA */
142#ifdef CONFIG_SCSI
Ashish Kumarf65425f2017-11-02 09:50:47 +0530143#define CONFIG_SCSI_AHCI_PLAT
144#define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1
145
146#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
147#define CONFIG_SYS_SCSI_MAX_LUN 1
148#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
149 CONFIG_SYS_SCSI_MAX_LUN)
150#endif
151
Ashish Kumare84a3242017-08-31 16:12:54 +0530152/* Physical Memory Map */
153#define CONFIG_CHIP_SELECTS_PER_CTRL 4
154
Ashish Kumare84a3242017-08-31 16:12:54 +0530155#define CONFIG_HWCONFIG
156#define HWCONFIG_BUFFER_SIZE 128
157
158/* #define CONFIG_DISPLAY_CPUINFO */
159
Sumit Garg10e7eaf2018-01-06 09:04:24 +0530160#ifndef SPL_NO_ENV
Ashish Kumare84a3242017-08-31 16:12:54 +0530161/* Initial environment variables */
162#define CONFIG_EXTRA_ENV_SETTINGS \
163 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
164 "loadaddr=0x80100000\0" \
165 "kernel_addr=0x100000\0" \
166 "ramdisk_addr=0x800000\0" \
167 "ramdisk_size=0x2000000\0" \
168 "fdt_high=0xa0000000\0" \
169 "initrd_high=0xffffffffffffffff\0" \
170 "kernel_start=0x581000000\0" \
171 "kernel_load=0xa0000000\0" \
172 "kernel_size=0x2800000\0" \
173 "console=ttyAMA0,38400n8\0" \
174 "mcinitcmd=fsl_mc start mc 0x580a00000" \
175 " 0x580e00000 \0"
176
Pankit Garg143af3c2018-12-27 04:37:55 +0000177#ifndef CONFIG_TFABOOT
Ashish Kumare84a3242017-08-31 16:12:54 +0530178#if defined(CONFIG_QSPI_BOOT)
179#define CONFIG_BOOTCOMMAND "sf probe 0:0;" \
Jagdish Gediyaf4ef4762018-06-05 09:04:05 +0530180 "sf read 0x80001000 0xd00000 0x100000;"\
181 " fsl_mc lazyapply dpl 0x80001000 &&" \
Ashish Kumare84a3242017-08-31 16:12:54 +0530182 " sf read $kernel_load $kernel_start" \
183 " $kernel_size && bootm $kernel_load"
Ashish Kumar099f4092017-11-06 13:18:43 +0530184#elif defined(CONFIG_SD_BOOT)
Jagdish Gediyaf4ef4762018-06-05 09:04:05 +0530185#define CONFIG_BOOTCOMMAND "mmcinfo;mmc read 0x80001000 0x6800 0x800;"\
186 " fsl_mc lazyapply dpl 0x80001000 &&" \
Ashish Kumar099f4092017-11-06 13:18:43 +0530187 " mmc read $kernel_load $kernel_start" \
188 " $kernel_size && bootm $kernel_load"
Ashish Kumare84a3242017-08-31 16:12:54 +0530189#else /* NOR BOOT*/
Jagdish Gediyaf4ef4762018-06-05 09:04:05 +0530190#define CONFIG_BOOTCOMMAND "fsl_mc lazyapply dpl 0x580d00000 &&" \
Ashish Kumare84a3242017-08-31 16:12:54 +0530191 " cp.b $kernel_start $kernel_load" \
192 " $kernel_size && bootm $kernel_load"
193#endif
Pankit Garg143af3c2018-12-27 04:37:55 +0000194#endif /* CONFIG_TFABOOT */
Sumit Garg10e7eaf2018-01-06 09:04:24 +0530195#endif
Ashish Kumare84a3242017-08-31 16:12:54 +0530196
197/* Monitor Command Prompt */
198#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
199#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
200 sizeof(CONFIG_SYS_PROMPT) + 16)
Ashish Kumare84a3242017-08-31 16:12:54 +0530201#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
Ashish Kumare84a3242017-08-31 16:12:54 +0530202#define CONFIG_SYS_MAXARGS 64 /* max command args */
203
Ashish Kumar099f4092017-11-06 13:18:43 +0530204#ifdef CONFIG_SPL
205#define CONFIG_SPL_BSS_START_ADDR 0x80100000
206#define CONFIG_SPL_BSS_MAX_SIZE 0x00100000
Ashish Kumar099f4092017-11-06 13:18:43 +0530207#define CONFIG_SPL_MAX_SIZE 0x16000
208#define CONFIG_SPL_STACK (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0)
Jagdish Gediya4b5892c2018-08-23 22:53:33 +0530209#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ashish Kumar099f4092017-11-06 13:18:43 +0530210
211#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00100000
212#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
Sumit Garg1cabeb82018-01-06 09:04:25 +0530213
Udit Agarwal5536c3c2019-11-07 16:11:32 +0000214#ifdef CONFIG_NXP_ESBC
Sumit Garg1cabeb82018-01-06 09:04:25 +0530215#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
216/*
217 * HDR would be appended at end of image and copied to DDR along
218 * with U-Boot image. Here u-boot max. size is 512K. So if binary
219 * size increases then increase this size in case of secure boot as
220 * it uses raw u-boot image instead of fit image.
221 */
222#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
223#else
224#define CONFIG_SYS_MONITOR_LEN 0x100000
Udit Agarwal5536c3c2019-11-07 16:11:32 +0000225#endif /* ifdef CONFIG_NXP_ESBC */
Sumit Garg1cabeb82018-01-06 09:04:25 +0530226
Ashish Kumar099f4092017-11-06 13:18:43 +0530227#endif
Ashish Kumare84a3242017-08-31 16:12:54 +0530228#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
229
230#endif /* __LS1088_COMMON_H */