blob: f5bb6aa7f4cbe5e4e00a692bc02f12c4db704045 [file] [log] [blame]
HeungJun, Kim89f95492012-01-16 21:13:05 +00001/*
2 * Copyright (C) 2011 Samsung Electronics
3 * Heungjun Kim <riverful.kim@samsung.com>
4 *
5 * Configuation settings for the SAMSUNG TRATS (EXYNOS4210) board.
6 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
HeungJun, Kim89f95492012-01-16 21:13:05 +00008 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13/*
14 * High Level Configuration Options
15 * (easy to change)
16 */
17#define CONFIG_SAMSUNG /* in a SAMSUNG core */
18#define CONFIG_S5P /* which is in a S5P Family */
19#define CONFIG_EXYNOS4210 /* which is in a EXYNOS4210 */
20#define CONFIG_TRATS /* working with TRATS */
Donghwa Lee90464972012-05-09 19:23:46 +000021#define CONFIG_TIZEN /* TIZEN lib */
HeungJun, Kim89f95492012-01-16 21:13:05 +000022
23#include <asm/arch/cpu.h> /* get chip and board defs */
24
25#define CONFIG_ARCH_CPU_INIT
26#define CONFIG_DISPLAY_CPUINFO
27#define CONFIG_DISPLAY_BOARDINFO
28
Łukasz Majewskid0460b02012-08-07 05:42:14 +000029#ifndef CONFIG_SYS_L2CACHE_OFF
30#define CONFIG_SYS_L2_PL310
31#define CONFIG_SYS_PL310_BASE 0x10502000
32#endif
HeungJun, Kim89f95492012-01-16 21:13:05 +000033
34#define CONFIG_SYS_SDRAM_BASE 0x40000000
35#define CONFIG_SYS_TEXT_BASE 0x63300000
36
37/* input clock of PLL: TRATS has 24MHz input clock at EXYNOS4210 */
38#define CONFIG_SYS_CLK_FREQ_C210 24000000
Chander Kashyap5e46f832012-02-05 23:01:45 +000039#define CONFIG_SYS_CLK_FREQ CONFIG_SYS_CLK_FREQ_C210
HeungJun, Kim89f95492012-01-16 21:13:05 +000040
41#define CONFIG_SETUP_MEMORY_TAGS
42#define CONFIG_CMDLINE_TAG
HeungJun, Kim89f95492012-01-16 21:13:05 +000043#define CONFIG_REVISION_TAG
44#define CONFIG_CMDLINE_EDITING
45#define CONFIG_SKIP_LOWLEVEL_INIT
46#define CONFIG_BOARD_EARLY_INIT_F
47
48/* MACH_TYPE_TRATS macro will be removed once added to mach-types */
49#define MACH_TYPE_TRATS 3928
50#define CONFIG_MACH_TYPE MACH_TYPE_TRATS
51
Lukasz Majewskie96751d2013-10-08 14:30:46 +020052#include <asm/sizes.h>
HeungJun, Kim89f95492012-01-16 21:13:05 +000053/* Size of malloc() pool */
Lukasz Majewskie96751d2013-10-08 14:30:46 +020054#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (80 * SZ_1M))
HeungJun, Kim89f95492012-01-16 21:13:05 +000055
56/* select serial console configuration */
HeungJun, Kim89f95492012-01-16 21:13:05 +000057#define CONFIG_SERIAL2 /* use SERIAL 2 */
58#define CONFIG_BAUDRATE 115200
59
60/* MMC */
61#define CONFIG_GENERIC_MMC
62#define CONFIG_MMC
Jaehoon Chung7d2d58b2012-04-23 02:36:29 +000063#define CONFIG_S5P_SDHCI
64#define CONFIG_SDHCI
Jaehoon Chungb09ed6e2012-08-30 16:24:11 +000065#define CONFIG_MMC_SDMA
HeungJun, Kim89f95492012-01-16 21:13:05 +000066
67/* PWM */
68#define CONFIG_PWM
69
70/* It should define before config_cmd_default.h */
71#define CONFIG_SYS_NO_FLASH
72
73/* Command definition */
74#include <config_cmd_default.h>
75
76#undef CONFIG_CMD_FPGA
77#undef CONFIG_CMD_MISC
78#undef CONFIG_CMD_NET
79#undef CONFIG_CMD_NFS
80#undef CONFIG_CMD_XIMG
81#undef CONFIG_CMD_CACHE
82#undef CONFIG_CMD_ONENAND
83#undef CONFIG_CMD_MTDPARTS
84#define CONFIG_CMD_MMC
Lukasz Majewski93a1ab52012-08-06 14:41:11 +020085#define CONFIG_CMD_DFU
Lukasz Majewski9960d9a2012-12-11 11:09:48 +010086#define CONFIG_CMD_GPT
Łukasz Majewski35777e22013-01-02 06:06:02 +000087#define CONFIG_CMD_SETEXPR
Lukasz Majewski93a1ab52012-08-06 14:41:11 +020088
89/* FAT */
90#define CONFIG_CMD_FAT
91#define CONFIG_FAT_WRITE
92
93/* USB Composite download gadget - g_dnl */
94#define CONFIG_USBDOWNLOAD_GADGET
Lukasz Majewskie96751d2013-10-08 14:30:46 +020095
96/* TIZEN THOR downloader support */
97#define CONFIG_CMD_THOR_DOWNLOAD
98#define CONFIG_THOR_FUNCTION
99
100#define CONFIG_SYS_DFU_DATA_BUF_SIZE SZ_32M
Lukasz Majewski93a1ab52012-08-06 14:41:11 +0200101#define CONFIG_DFU_FUNCTION
102#define CONFIG_DFU_MMC
103
104/* USB Samsung's IDs */
105#define CONFIG_G_DNL_VENDOR_NUM 0x04E8
106#define CONFIG_G_DNL_PRODUCT_NUM 0x6601
Lukasz Majewskie96751d2013-10-08 14:30:46 +0200107#define CONFIG_G_DNL_THOR_VENDOR_NUM CONFIG_G_DNL_VENDOR_NUM
108#define CONFIG_G_DNL_THOR_PRODUCT_NUM 0x685D
Lukasz Majewski93a1ab52012-08-06 14:41:11 +0200109#define CONFIG_G_DNL_MANUFACTURER "Samsung"
HeungJun, Kim89f95492012-01-16 21:13:05 +0000110
111#define CONFIG_BOOTDELAY 1
112#define CONFIG_ZERO_BOOTDELAY_CHECK
113#define CONFIG_BOOTARGS "Please use defined boot"
114#define CONFIG_BOOTCOMMAND "run mmcboot"
115
116#define CONFIG_DEFAULT_CONSOLE "console=ttySAC2,115200n8\0"
117#define CONFIG_BOOTBLOCK "10"
118#define CONFIG_ENV_COMMON_BOOT "${console} ${meminfo}"
119
Lukasz Majewski9960d9a2012-12-11 11:09:48 +0100120/* Tizen - partitions definitions */
121#define PARTS_CSA "csa-mmc"
122#define PARTS_BOOTLOADER "u-boot"
123#define PARTS_BOOT "boot"
124#define PARTS_ROOT "platform"
125#define PARTS_DATA "data"
126#define PARTS_CSC "csc"
127#define PARTS_UMS "ums"
128
129#define PARTS_DEFAULT \
130 "uuid_disk=${uuid_gpt_disk};" \
131 "name="PARTS_CSA",size=8MiB,uuid=${uuid_gpt_"PARTS_CSA"};" \
132 "name="PARTS_BOOTLOADER",size=60MiB," \
133 "uuid=${uuid_gpt_"PARTS_BOOTLOADER"};" \
134 "name="PARTS_BOOT",size=100MiB,uuid=${uuid_gpt_"PARTS_BOOT"};" \
135 "name="PARTS_ROOT",size=1GiB,uuid=${uuid_gpt_"PARTS_ROOT"};" \
136 "name="PARTS_DATA",size=3GiB,uuid=${uuid_gpt_"PARTS_DATA"};" \
137 "name="PARTS_CSC",size=150MiB,uuid=${uuid_gpt_"PARTS_CSC"};" \
138 "name="PARTS_UMS",size=-,uuid=${uuid_gpt_"PARTS_UMS"}\0" \
139
Lukasz Majewski93a1ab52012-08-06 14:41:11 +0200140#define CONFIG_DFU_ALT \
Lukasz Majewski93a1ab52012-08-06 14:41:11 +0200141 "u-boot mmc 80 400;" \
Arkadiusz Wlodarczykba223bb2013-04-02 15:10:16 +0200142 "uImage ext4 0 2;" \
Lukasz Majewskie96751d2013-10-08 14:30:46 +0200143 "exynos4210-trats.dtb ext4 0 2;" \
144 ""PARTS_ROOT" part 0 5\0"
Lukasz Majewski93a1ab52012-08-06 14:41:11 +0200145
HeungJun, Kim89f95492012-01-16 21:13:05 +0000146#define CONFIG_ENV_OVERWRITE
147#define CONFIG_SYS_CONSOLE_INFO_QUIET
148#define CONFIG_SYS_CONSOLE_IS_IN_ENV
149
150#define CONFIG_EXTRA_ENV_SETTINGS \
151 "bootk=" \
Arkadiusz Wlodarczykba223bb2013-04-02 15:10:16 +0200152 "run loaddtb; run loaduimage; bootm 0x40007FC0 - ${fdtaddr}\0" \
HeungJun, Kim89f95492012-01-16 21:13:05 +0000153 "updatemmc=" \
154 "mmc boot 0 1 1 1; mmc write 0 0x42008000 0 0x200;" \
155 "mmc boot 0 1 1 0\0" \
156 "updatebackup=" \
157 "mmc boot 0 1 1 2; mmc write 0 0x42100000 0 0x200;" \
158 "mmc boot 0 1 1 0\0" \
159 "updatebootb=" \
160 "mmc read 0 0x42100000 0x80 0x200; run updatebackup\0" \
161 "lpj=lpj=3981312\0" \
162 "nfsboot=" \
Łukasz Majewski35777e22013-01-02 06:06:02 +0000163 "setenv bootargs root=/dev/nfs rw " \
HeungJun, Kim89f95492012-01-16 21:13:05 +0000164 "nfsroot=${nfsroot},nolock,tcp " \
165 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
166 "${netmask}:generic:usb0:off " CONFIG_ENV_COMMON_BOOT \
167 "; run bootk\0" \
168 "ramfsboot=" \
Łukasz Majewski35777e22013-01-02 06:06:02 +0000169 "setenv bootargs root=/dev/ram0 rw rootfstype=ext2 " \
HeungJun, Kim89f95492012-01-16 21:13:05 +0000170 "${console} ${meminfo} " \
171 "initrd=0x43000000,8M ramdisk=8192\0" \
172 "mmcboot=" \
Łukasz Majewski35777e22013-01-02 06:06:02 +0000173 "setenv bootargs root=/dev/mmcblk${mmcdev}p${mmcrootpart} " \
HeungJun, Kim89f95492012-01-16 21:13:05 +0000174 "${lpj} rootwait ${console} ${meminfo} ${opts} ${lcdinfo}; " \
Arkadiusz Wlodarczykba223bb2013-04-02 15:10:16 +0200175 "run loaddtb; run loaduimage; bootm 0x40007FC0 - ${fdtaddr}\0" \
Łukasz Majewski35777e22013-01-02 06:06:02 +0000176 "bootchart=setenv opts init=/sbin/bootchartd; run bootcmd\0" \
HeungJun, Kim89f95492012-01-16 21:13:05 +0000177 "boottrace=setenv opts initcall_debug; run bootcmd\0" \
178 "mmcoops=mmc read 0 0x40000000 0x40 8; md 0x40000000 0x400\0" \
179 "verify=n\0" \
180 "rootfstype=ext4\0" \
181 "console=" CONFIG_DEFAULT_CONSOLE \
182 "meminfo=crashkernel=32M@0x50000000\0" \
183 "nfsroot=/nfsroot/arm\0" \
184 "bootblock=" CONFIG_BOOTBLOCK "\0" \
Łukasz Majewski35777e22013-01-02 06:06:02 +0000185 "loaduimage=ext4load mmc ${mmcdev}:${mmcbootpart} 0x40007FC0 uImage\0" \
Łukasz Majewski4ef400b2013-07-18 13:14:22 +0200186 "loaddtb=ext4load mmc ${mmcdev}:${mmcbootpart} ${fdtaddr} " \
Arkadiusz Wlodarczykba223bb2013-04-02 15:10:16 +0200187 "${fdtfile}\0" \
HeungJun, Kim89f95492012-01-16 21:13:05 +0000188 "mmcdev=0\0" \
189 "mmcbootpart=2\0" \
Łukasz Majewski35777e22013-01-02 06:06:02 +0000190 "mmcrootpart=5\0" \
Lukasz Majewski93a1ab52012-08-06 14:41:11 +0200191 "opts=always_resume=1\0" \
Lukasz Majewski9960d9a2012-12-11 11:09:48 +0100192 "partitions=" PARTS_DEFAULT \
Łukasz Majewski35777e22013-01-02 06:06:02 +0000193 "dfu_alt_info=" CONFIG_DFU_ALT \
194 "spladdr=0x40000100\0" \
195 "splsize=0x200\0" \
196 "splfile=falcon.bin\0" \
197 "spl_export=" \
198 "setexpr spl_imgsize ${splsize} + 8 ;" \
Przemyslaw Marczakdc993a62013-03-12 03:41:49 +0000199 "setenv spl_imgsize 0x${spl_imgsize};" \
Łukasz Majewski35777e22013-01-02 06:06:02 +0000200 "setexpr spl_imgaddr ${spladdr} - 8 ;" \
201 "setexpr spl_addr_tmp ${spladdr} - 4 ;" \
202 "mw.b ${spl_imgaddr} 0x00 ${spl_imgsize};run loaduimage;" \
203 "setenv bootargs root=/dev/mmcblk${mmcdev}p${mmcrootpart} " \
204 "${lpj} rootwait ${console} ${meminfo} ${opts} ${lcdinfo};" \
205 "spl export atags 0x40007FC0;" \
206 "crc32 ${spladdr} ${splsize} ${spl_imgaddr};" \
207 "mw.l ${spl_addr_tmp} ${splsize};" \
208 "ext4write mmc ${mmcdev}:${mmcbootpart}" \
209 " /${splfile} ${spl_imgaddr} ${spl_imgsize};" \
210 "setenv spl_imgsize;" \
211 "setenv spl_imgaddr;" \
Arkadiusz Wlodarczykba223bb2013-04-02 15:10:16 +0200212 "setenv spl_addr_tmp;\0" \
213 "fdtaddr=40800000\0" \
214 "fdtfile=exynos4210-trats.dtb\0"
215
HeungJun, Kim89f95492012-01-16 21:13:05 +0000216
217/* Miscellaneous configurable options */
218#define CONFIG_SYS_LONGHELP /* undef to save memory */
219#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
HeungJun, Kim89f95492012-01-16 21:13:05 +0000220#define CONFIG_SYS_PROMPT "TRATS # "
221#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
222#define CONFIG_SYS_PBSIZE 384 /* Print Buffer Size */
223#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
224/* Boot Argument Buffer Size */
225#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
226/* memtest works on */
227#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
228#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x5000000)
229#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x4800000)
230
231#define CONFIG_SYS_HZ 1000
232
Piotr Wilczekb5598572012-09-20 00:19:55 +0000233/* TRATS has 4 banks of DRAM */
234#define CONFIG_NR_DRAM_BANKS 4
235#define SDRAM_BANK_SIZE (256UL << 20UL) /* 256 MB */
236#define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE
237#define PHYS_SDRAM_1_SIZE SDRAM_BANK_SIZE
238#define PHYS_SDRAM_2 (CONFIG_SYS_SDRAM_BASE + SDRAM_BANK_SIZE)
239#define PHYS_SDRAM_2_SIZE SDRAM_BANK_SIZE
240#define PHYS_SDRAM_3 (CONFIG_SYS_SDRAM_BASE + (2 * SDRAM_BANK_SIZE))
241#define PHYS_SDRAM_3_SIZE SDRAM_BANK_SIZE
242#define PHYS_SDRAM_4 (CONFIG_SYS_SDRAM_BASE + (3 * SDRAM_BANK_SIZE))
243#define PHYS_SDRAM_4_SIZE SDRAM_BANK_SIZE
HeungJun, Kim89f95492012-01-16 21:13:05 +0000244
245#define CONFIG_SYS_MEM_TOP_HIDE (1 << 20) /* ram console */
246
247#define CONFIG_SYS_MONITOR_BASE 0x00000000
248#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
249
250#define CONFIG_ENV_IS_IN_MMC
251#define CONFIG_SYS_MMC_ENV_DEV 0
252#define CONFIG_ENV_SIZE 4096
253#define CONFIG_ENV_OFFSET ((32 - 4) << 10) /* 32KiB - 4KiB */
254
255#define CONFIG_DOS_PARTITION
Łukasz Majewski35777e22013-01-02 06:06:02 +0000256#define CONFIG_EFI_PARTITION
257
258/* EXT4 */
259#define CONFIG_CMD_EXT4
260#define CONFIG_CMD_EXT4_WRITE
261/* Falcon mode definitions */
262#define CONFIG_CMD_SPL
263#define CONFIG_SYS_SPL_ARGS_ADDR PHYS_SDRAM_1 + 0x100
HeungJun, Kim89f95492012-01-16 21:13:05 +0000264
Lukasz Majewski9960d9a2012-12-11 11:09:48 +0100265/* GPT */
266#define CONFIG_EFI_PARTITION
267#define CONFIG_PARTITION_UUIDS
268
HeungJun, Kim89f95492012-01-16 21:13:05 +0000269#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_LOAD_ADDR - GENERATED_GBL_DATA_SIZE)
270#define CONFIG_SYS_CACHELINE_SIZE 32
271
Heiko Schocherea818db2013-01-29 08:53:15 +0100272#define CONFIG_SYS_I2C
273#define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */
274#define CONFIG_SYS_I2C_SOFT_SPEED 50000
275#define CONFIG_SYS_I2C_SOFT_SLAVE 0xFE
Łukasz Majewski2936df12013-08-16 15:33:33 +0200276#define I2C_SOFT_DECLARATIONS2
277#define CONFIG_SYS_I2C_SOFT_SPEED_2 50000
278#define CONFIG_SYS_I2C_SOFT_SLAVE_2 0x7F
HeungJun, Kim89f95492012-01-16 21:13:05 +0000279#define CONFIG_SOFT_I2C_READ_REPEATED_START
Łukasz Majewskifd8dca82012-09-04 23:15:21 +0000280#define CONFIG_SYS_I2C_INIT_BOARD
HeungJun, Kim89f95492012-01-16 21:13:05 +0000281#define CONFIG_I2C_MULTI_BUS
Łukasz Majewskifd8dca82012-09-04 23:15:21 +0000282#define CONFIG_SOFT_I2C_MULTI_BUS
283#define CONFIG_SYS_MAX_I2C_BUS 15
284
285#include <asm/arch/gpio.h>
286
287/* I2C PMIC */
288#define CONFIG_SOFT_I2C_I2C5_SCL exynos4_gpio_part1_get_nr(b, 7)
289#define CONFIG_SOFT_I2C_I2C5_SDA exynos4_gpio_part1_get_nr(b, 6)
290
291/* I2C FG */
292#define CONFIG_SOFT_I2C_I2C9_SCL exynos4_gpio_part2_get_nr(y4, 1)
293#define CONFIG_SOFT_I2C_I2C9_SDA exynos4_gpio_part2_get_nr(y4, 0)
294
295#define CONFIG_SOFT_I2C_GPIO_SCL get_multi_scl_pin()
296#define CONFIG_SOFT_I2C_GPIO_SDA get_multi_sda_pin()
297#define I2C_INIT multi_i2c_init()
HeungJun, Kim89f95492012-01-16 21:13:05 +0000298
Łukasz Majewskibe3b51a2012-11-13 03:22:14 +0000299#define CONFIG_POWER
300#define CONFIG_POWER_I2C
301#define CONFIG_POWER_MAX8997
HeungJun, Kim89f95492012-01-16 21:13:05 +0000302
Łukasz Majewski5a773582012-11-13 03:22:07 +0000303#define CONFIG_POWER_FG
304#define CONFIG_POWER_FG_MAX17042
Łukasz Majewski7dcda992012-11-13 03:22:06 +0000305#define CONFIG_POWER_MUIC
306#define CONFIG_POWER_MUIC_MAX8997
Łukasz Majewski61365ff2012-11-13 03:22:08 +0000307#define CONFIG_POWER_BATTERY
308#define CONFIG_POWER_BATTERY_TRATS
HeungJun, Kim89f95492012-01-16 21:13:05 +0000309#define CONFIG_USB_GADGET
310#define CONFIG_USB_GADGET_S3C_UDC_OTG
311#define CONFIG_USB_GADGET_DUALSPEED
Lukasz Majewski93a1ab52012-08-06 14:41:11 +0200312#define CONFIG_USB_GADGET_VBUS_DRAW 2
HeungJun, Kim89f95492012-01-16 21:13:05 +0000313
Donghwa Lee51b1cd62012-04-05 19:36:27 +0000314/* LCD */
315#define CONFIG_EXYNOS_FB
316#define CONFIG_LCD
Donghwa Lee90464972012-05-09 19:23:46 +0000317#define CONFIG_CMD_BMP
318#define CONFIG_BMP_32BPP
Donghwa Lee51b1cd62012-04-05 19:36:27 +0000319#define CONFIG_FB_ADDR 0x52504000
320#define CONFIG_S6E8AX0
321#define CONFIG_EXYNOS_MIPI_DSIM
Donghwa Lee90464972012-05-09 19:23:46 +0000322#define CONFIG_VIDEO_BMP_GZIP
323#define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE ((500 * 120 * 4) + (1 << 12))
Donghwa Lee51b1cd62012-04-05 19:36:27 +0000324
Lukasz Majewski83301b42013-03-05 12:10:18 +0100325#define CONFIG_CMD_USB_MASS_STORAGE
326#if defined(CONFIG_CMD_USB_MASS_STORAGE)
327#define CONFIG_USB_GADGET_MASS_STORAGE
328#endif
329
Arkadiusz Wlodarczykba223bb2013-04-02 15:10:16 +0200330/* Pass open firmware flat tree */
331#define CONFIG_OF_LIBFDT 1
332
HeungJun, Kim89f95492012-01-16 21:13:05 +0000333#endif /* __CONFIG_H */