blob: dbb87b9642e212faff314156e5f0a37b0b9bf711 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0 */
Peter Howarda868e442015-03-23 09:19:56 +11002/*
3 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
4 *
5 * Based on davinci_dvevm.h. Original Copyrights follow:
6 *
7 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
Peter Howarda868e442015-03-23 09:19:56 +11008 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13/*
14 * Board
15 */
Peter Howarda868e442015-03-23 09:19:56 +110016
17/*
18 * SoC Configuration
19 */
Peter Howarda868e442015-03-23 09:19:56 +110020#define CONFIG_SYS_OSCIN_FREQ 24000000
21#define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE
22#define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID)
Peter Howarda868e442015-03-23 09:19:56 +110023
24/*
25 * Memory Info
26 */
Peter Howarda868e442015-03-23 09:19:56 +110027#define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
28#define PHYS_SDRAM_1_SIZE (128 << 20) /* SDRAM size 128MB */
29#define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
30
Adam Ford15b8c752019-02-25 21:53:46 -060031#define CONFIG_SPL_BSS_START_ADDR DAVINCI_DDR_EMIF_DATA_BASE
Adam Ford15b8c752019-02-25 21:53:46 -060032
Peter Howarda868e442015-03-23 09:19:56 +110033/* memtest start addr */
Peter Howarda868e442015-03-23 09:19:56 +110034
35/* memtest will be run on 16MB */
Peter Howarda868e442015-03-23 09:19:56 +110036
Peter Howarda868e442015-03-23 09:19:56 +110037#define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \
38 DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
39 DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
40 DAVINCI_SYSCFG_SUSPSRC_UART2 | \
41 DAVINCI_SYSCFG_SUSPSRC_EMAC | \
42 DAVINCI_SYSCFG_SUSPSRC_I2C)
43
44/*
45 * PLL configuration
46 */
Peter Howarda868e442015-03-23 09:19:56 +110047
David Lechnerdc734832018-03-14 20:36:30 -050048/* Requires CONFIG_SYS_DA850_PLL0_POSTDIV=0, set in Kconfig */
49#define CONFIG_SYS_DA850_PLL0_PLLM 18
Peter Howarda868e442015-03-23 09:19:56 +110050#define CONFIG_SYS_DA850_PLL1_PLLM 21
51
52/*
Fabien Parenta5ab44f2016-11-29 14:23:39 +010053 * DDR2 memory configuration
54 */
55#define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
56 DV_DDR_PHY_EXT_STRBEN | \
57 (0x5 << DV_DDR_PHY_RD_LATENCY_SHIFT))
58
59#define CONFIG_SYS_DA850_DDR2_SDBCR ( \
60 (1 << DV_DDR_SDCR_DDR2EN_SHIFT) | \
61 (1 << DV_DDR_SDCR_DDREN_SHIFT) | \
62 (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \
63 (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \
64 (4 << DV_DDR_SDCR_CL_SHIFT) | \
65 (3 << DV_DDR_SDCR_IBANK_SHIFT) | \
66 (2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
67
68/* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
69#define CONFIG_SYS_DA850_DDR2_SDBCR2 0
70
71#define CONFIG_SYS_DA850_DDR2_SDTIMR ( \
72 (19 << DV_DDR_SDTMR1_RFC_SHIFT) | \
73 (1 << DV_DDR_SDTMR1_RP_SHIFT) | \
74 (1 << DV_DDR_SDTMR1_RCD_SHIFT) | \
75 (2 << DV_DDR_SDTMR1_WR_SHIFT) | \
76 (6 << DV_DDR_SDTMR1_RAS_SHIFT) | \
77 (8 << DV_DDR_SDTMR1_RC_SHIFT) | \
78 (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \
79 (1 << DV_DDR_SDTMR1_WTR_SHIFT))
80
81#define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \
82 (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \
83 (2 << DV_DDR_SDTMR2_XP_SHIFT) | \
84 (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \
Sekhar Nori264e4202017-06-02 18:07:12 +053085 (20 << DV_DDR_SDTMR2_XSNR_SHIFT) | \
Fabien Parenta5ab44f2016-11-29 14:23:39 +010086 (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \
87 (1 << DV_DDR_SDTMR2_RTP_SHIFT) | \
88 (2 << DV_DDR_SDTMR2_CKE_SHIFT))
89
90#define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000492
91#define CONFIG_SYS_DA850_DDR2_PBBPR 0x30
92
93/*
Peter Howarda868e442015-03-23 09:19:56 +110094 * Serial Driver info
95 */
Lokesh Vutlad6d8c4d2018-03-16 18:52:21 +053096#define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
Peter Howarda868e442015-03-23 09:19:56 +110097
Peter Howarda868e442015-03-23 09:19:56 +110098#define CONFIG_SYS_SPI_BASE DAVINCI_SPI1_BASE
99#define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID)
Peter Howarda868e442015-03-23 09:19:56 +1100100
Peter Howarda868e442015-03-23 09:19:56 +1100101/*
102 * I2C Configuration
103 */
Peter Howarda868e442015-03-23 09:19:56 +1100104#define CONFIG_SYS_DAVINCI_I2C_SPEED 25000
105#define CONFIG_SYS_DAVINCI_I2C_SLAVE 10 /* Bogus, master-only in U-Boot */
106#define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20
107
108/*
109 * Flash & Environment
110 */
Miquel Raynal88718be2019-10-03 19:50:03 +0200111#ifdef CONFIG_MTD_RAW_NAND
Peter Howarda868e442015-03-23 09:19:56 +1100112#define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
113#define CONFIG_SYS_NAND_PAGE_2K
Peter Howarda868e442015-03-23 09:19:56 +1100114#define CONFIG_SYS_NAND_CS 3
115#define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
Fabien Parent1dbab272016-11-29 14:31:31 +0100116#define CONFIG_SYS_NAND_MASK_CLE 0x10
Fabien Parentef044792016-11-29 14:31:32 +0100117#define CONFIG_SYS_NAND_MASK_ALE 0x8
Peter Howarda868e442015-03-23 09:19:56 +1100118#undef CONFIG_SYS_NAND_HW_ECC
119#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
Fabien Parentc69a05d2016-11-29 14:31:34 +0100120#define CONFIG_SYS_NAND_HW_ECC_OOBFIRST
Fabien Parent2b2cab22016-12-05 19:15:21 +0100121#define CONFIG_NAND_6BYTES_OOB_FREE_10BYTES_ECC
Fabien Parentc0c10442016-12-05 19:15:20 +0100122#define CONFIG_SYS_NAND_U_BOOT_SIZE SZ_512K
Fabien Parentc69a05d2016-11-29 14:31:34 +0100123#define CONFIG_SYS_NAND_U_BOOT_DST 0xc1080000
124#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
125#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_DST - \
126 CONFIG_SYS_NAND_U_BOOT_SIZE - \
127 CONFIG_SYS_MALLOC_LEN - \
128 GENERATED_GBL_DATA_SIZE)
129#define CONFIG_SYS_NAND_ECCPOS { \
Fabien Parent2b2cab22016-12-05 19:15:21 +0100130 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, \
131 22, 23, 24, 25, 26, 27, 28, 29, 30, 31, \
132 38, 39, 40, 41, 42, 43, 44, 45, 46, 47, \
133 54, 55, 56, 57, 58, 59, 60, 61, 62, 63 }
Fabien Parentc69a05d2016-11-29 14:31:34 +0100134#define CONFIG_SYS_NAND_ECCSIZE 512
135#define CONFIG_SYS_NAND_ECCBYTES 10
Peter Howarda868e442015-03-23 09:19:56 +1100136#endif
137
Peter Howarda868e442015-03-23 09:19:56 +1100138/*
Peter Howarda868e442015-03-23 09:19:56 +1100139 * U-Boot general configuration
140 */
Peter Howarda868e442015-03-23 09:19:56 +1100141
142/*
Adam Ford8f6babf2019-08-12 16:45:21 -0500143 * USB Configs
144 */
145#define CONFIG_USB_OHCI_NEW
146#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
147
148/*
Peter Howarda868e442015-03-23 09:19:56 +1100149 * Linux Information
150 */
151#define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100)
Sekhar Nori6e806962017-04-06 14:52:55 +0530152
153#define DEFAULT_LINUX_BOOT_ENV \
154 "loadaddr=0xc0700000\0" \
Fabien Parent5ca28f62016-11-29 17:15:03 +0100155 "fdtaddr=0xc0600000\0" \
Sekhar Nori6e806962017-04-06 14:52:55 +0530156 "scriptaddr=0xc0600000\0"
157
Sekhar Nori1120dda2017-04-06 14:52:57 +0530158#include <environment/ti/mmc.h>
159
Sekhar Nori6e806962017-04-06 14:52:55 +0530160#define CONFIG_EXTRA_ENV_SETTINGS \
161 DEFAULT_LINUX_BOOT_ENV \
Sekhar Nori1120dda2017-04-06 14:52:57 +0530162 DEFAULT_MMC_TI_ARGS \
163 "bootpart=0:2\0" \
164 "bootdir=/boot\0" \
165 "bootfile=zImage\0" \
Fabien Parent5ca28f62016-11-29 17:15:03 +0100166 "fdtfile=da850-lcdk.dtb\0" \
Sekhar Nori1120dda2017-04-06 14:52:57 +0530167 "boot_fdt=yes\0" \
168 "boot_fit=0\0" \
169 "console=ttyS2,115200n8\0"
Peter Howarda868e442015-03-23 09:19:56 +1100170
Peter Howarda868e442015-03-23 09:19:56 +1100171/* SD/MMC */
Peter Howarda868e442015-03-23 09:19:56 +1100172
Peter Howarda868e442015-03-23 09:19:56 +1100173/* defines for SPL */
Peter Howarda868e442015-03-23 09:19:56 +1100174#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE - \
175 CONFIG_SYS_MALLOC_LEN)
176#define CONFIG_SYS_SPL_MALLOC_SIZE CONFIG_SYS_MALLOC_LEN
Peter Howarda868e442015-03-23 09:19:56 +1100177#define CONFIG_SPL_STACK 0x8001ff00
Peter Howarda868e442015-03-23 09:19:56 +1100178
179/* additions for new relocation code, must added to all boards */
180#define CONFIG_SYS_SDRAM_BASE 0xc0000000
Simon Glass89f5eaa2017-05-17 08:23:09 -0600181
182#include <asm/arch/hardware.h>
183
Peter Howarda868e442015-03-23 09:19:56 +1100184#endif /* __CONFIG_H */