blob: 94b05dce411aaa35c9feba5b66a049b01681edf0 [file] [log] [blame]
wdenk0f8c9762002-08-19 11:57:05 +00001/*
2 * (C) Copyright 2001, 2002
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31#include <mpc8xx_irq.h>
32
33
34# ifdef DEBUG
35# warning DEBUG Defined
36# endif /* DEBUG */
37
38/*
39 * High Level Configuration Options
40 * (easy to change)
41 */
42#define CONFIG_MPC860 1
43#define CONFIG_IAD210 1 /* ...on a IAD210 module */
44#define CONFIG_MPC860T 1
45#define CONFIG_MPC862 1
46
Wolfgang Denk2ae18242010-10-06 09:05:45 +020047#define CONFIG_SYS_TEXT_BASE 0x08000000
48
wdenk0f8c9762002-08-19 11:57:05 +000049#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
50
51#undef CONFIG_8xx_CONS_SMC1
52#undef CONFIG_8xx_CONS_SMC2
53#define CONFIG_8xx_CONS_SCC2 /* V24 on SCC2 */
54#undef CONFIG_8xx_CONS_NONE
55#define CONFIG_BAUDRATE 9600
56
57
58# define MPC8XX_FACT 16
59# define CONFIG_8xx_GCLK_FREQ (64000000L) /* define if can't use get_gclk_freq */
60# define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
61
62#if 0
63# define CONFIG_BOOTDELAY -1 /* autoboot disabled */
64#else
65# define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
66#endif
67
Wolfgang Denk32bf3d12008-03-03 12:16:44 +010068#define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
wdenk0f8c9762002-08-19 11:57:05 +000069
70/* using this define saves us updating another source file */
wdenkc837dcb2004-01-20 23:12:12 +000071#define CONFIG_BOARD_EARLY_INIT_F 1
Mike Frysingerd8d21e62009-02-16 18:03:14 -050072#define CONFIG_MISC_INIT_R
wdenk0f8c9762002-08-19 11:57:05 +000073
74#undef CONFIG_BOOTARGS
75/* #define CONFIG_BOOTCOMMAND \
Wolfgang Denk53677ef2008-05-20 16:00:29 +020076 "bootp;" \
77 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
78 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;" \
79 "bootm"
wdenk0f8c9762002-08-19 11:57:05 +000080*/
81
82#define CONFIG_BOOTCOMMAND \
Wolfgang Denk53677ef2008-05-20 16:00:29 +020083 "setenv bootargs root=/dev/nfs" \
84 "ip=192.168.28.129:139.10.137.138:192.168.28.1:255.255.255.0:iadlinux002::off; " \
wdenk0f8c9762002-08-19 11:57:05 +000085
86#undef CONFIG_WATCHDOG /* watchdog disabled */
87
88/* #define CONFIG_STATUS_LED 1*/ /* Status LED enabled */
89
Jon Loeliger7be044e2007-07-09 21:24:19 -050090/*
91 * BOOTP options
92 */
93#define CONFIG_BOOTP_SUBNETMASK
94#define CONFIG_BOOTP_GATEWAY
95#define CONFIG_BOOTP_HOSTNAME
96#define CONFIG_BOOTP_BOOTPATH
97#define CONFIG_BOOTP_BOOTFILESIZE
98
wdenk0f8c9762002-08-19 11:57:05 +000099
100# undef CONFIG_SCC1_ENET /* disable SCC1 ethernet */
101# define CONFIG_FEC_ENET 1 /* use FEC ethernet */
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200102# define CONFIG_MII 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103# define CONFIG_SYS_DISCOVER_PHY 1
wdenk0f8c9762002-08-19 11:57:05 +0000104# define CONFIG_FEC_UTOPIA 1
105# define CONFIG_ETHADDR 08:00:06:26:A2:6D
106# define CONFIG_IPADDR 192.168.28.128
107# define CONFIG_SERVERIP 139.10.137.138
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108# define CONFIG_SYS_DISCOVER_PHY 1
wdenk0f8c9762002-08-19 11:57:05 +0000109
110#define CONFIG_MAC_PARTITION
111#define CONFIG_DOS_PARTITION
112
113/* enable I2C and select the hardware/software driver */
114#undef CONFIG_HARD_I2C /* I2C with hardware support */
115#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116# define CONFIG_SYS_I2C_SPEED 50000
117# define CONFIG_SYS_I2C_SLAVE 0xDD
118# define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
wdenk0f8c9762002-08-19 11:57:05 +0000119/*
120 * Software (bit-bang) I2C driver configuration
121 */
122#define PB_SCL 0x00000020 /* PB 26 */
123#define PB_SDA 0x00000010 /* PB 27 */
124
125#define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
126#define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
127#define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
128#define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
129#define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
130 else immr->im_cpm.cp_pbdat &= ~PB_SDA
131#define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
132 else immr->im_cpm.cp_pbdat &= ~PB_SCL
133#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
134
135#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
136
wdenk0f8c9762002-08-19 11:57:05 +0000137
Jon Loeliger348f2582007-07-08 13:46:18 -0500138/*
139 * Command line configuration.
140 */
141#include <config_cmd_default.h>
142
143#define CONFIG_CMD_ASKENV
144#define CONFIG_CMD_DHCP
145#define CONFIG_CMD_DATE
146
wdenk0f8c9762002-08-19 11:57:05 +0000147
148/*
149 * Miscellaneous configurable options
150 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#define CONFIG_SYS_LONGHELP /* undef to save memory */
152#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger348f2582007-07-08 13:46:18 -0500153#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200154#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk0f8c9762002-08-19 11:57:05 +0000155#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk0f8c9762002-08-19 11:57:05 +0000157#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
159#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
160#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk0f8c9762002-08-19 11:57:05 +0000161
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#define CONFIG_SYS_MEMTEST_START 0x0100000 /* memtest works on */
163#define CONFIG_SYS_MEMTEST_END 0x0400000 /* 1 ... 4 MB in DRAM */
wdenk0f8c9762002-08-19 11:57:05 +0000164
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#define CONFIG_SYS_LOAD_ADDR 0x00100000
wdenk0f8c9762002-08-19 11:57:05 +0000166
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk0f8c9762002-08-19 11:57:05 +0000168
wdenk0f8c9762002-08-19 11:57:05 +0000169/*
170 * Low Level Configuration Settings
171 * (address mappings, register initial values, etc.)
172 * You should know what you are doing if you make changes here.
173 */
174/*-----------------------------------------------------------------------
175 * Internal Memory Mapped Register
176 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_IMMR 0xFFF00000
178#define CONFIG_SYS_IMMR_SIZE ((uint)(64 * 1024))
wdenk0f8c9762002-08-19 11:57:05 +0000179
180/*-----------------------------------------------------------------------
181 * Definitions for initial stack pointer and data area (in DPRAM)
182 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200183#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk553f0982010-10-26 13:32:32 +0200184#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200185#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200186#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk0f8c9762002-08-19 11:57:05 +0000187
188/*-----------------------------------------------------------------------
189 * Start addresses for the final memory configuration
190 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk0f8c9762002-08-19 11:57:05 +0000192 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200193#define CONFIG_SYS_SDRAM_BASE 0x00000000
194#define CONFIG_SYS_FLASH_BASE 0x08000000
195#define CONFIG_SYS_FLASH_SIZE ((uint)(4 * 1024 * 1024)) /* max 16Mbyte */
wdenk0f8c9762002-08-19 11:57:05 +0000196
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_RESET_ADDRESS 0xFFF00100
wdenk0f8c9762002-08-19 11:57:05 +0000198
199#if defined(DEBUG)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200# define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
wdenk0f8c9762002-08-19 11:57:05 +0000201#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200202# define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
wdenk0f8c9762002-08-19 11:57:05 +0000203#endif
204
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205# define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
206# define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenk0f8c9762002-08-19 11:57:05 +0000207
208/*
209 * For booting Linux, the board info and command line data
210 * have to be in the first 8 MB of memory, since this is
211 * the maximum mapped by the Linux kernel during initialization.
212 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk0f8c9762002-08-19 11:57:05 +0000214/*-----------------------------------------------------------------------
215 * FLASH organization
216 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200217#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
218#define CONFIG_SYS_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
wdenk0f8c9762002-08-19 11:57:05 +0000219
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200220#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
221#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenk0f8c9762002-08-19 11:57:05 +0000222
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200223#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200224#define CONFIG_ENV_OFFSET 0x8000
225#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
wdenk0f8c9762002-08-19 11:57:05 +0000226
227/*-----------------------------------------------------------------------
228 * Cache Configuration
229 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeliger348f2582007-07-08 13:46:18 -0500231#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200232#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
wdenk0f8c9762002-08-19 11:57:05 +0000233#endif
234
235/*-----------------------------------------------------------------------
236 * SYPCR - System Protection Control 11-9
237 * SYPCR can only be written once after reset!
238 *-----------------------------------------------------------------------
239 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
240 */
241#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200242#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenk0f8c9762002-08-19 11:57:05 +0000243 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
244#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200245#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
wdenk0f8c9762002-08-19 11:57:05 +0000246#endif
247
248/*-----------------------------------------------------------------------
249 * SIUMCR - SIU Module Configuration 11-6
250 *-----------------------------------------------------------------------
251 * PCMCIA config., multi-function pin tri-state
252 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
wdenk0f8c9762002-08-19 11:57:05 +0000254
255/*-----------------------------------------------------------------------
256 * TBSCR - Time Base Status and Control 11-26
257 *-----------------------------------------------------------------------
258 * Clear Reference Interrupt Status, Timebase freezing enabled
259 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200260#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
wdenk0f8c9762002-08-19 11:57:05 +0000261
262/*-----------------------------------------------------------------------
263 * PISCR - Periodic Interrupt Status and Control 11-31
264 *-----------------------------------------------------------------------
265 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
266 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200267#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenk0f8c9762002-08-19 11:57:05 +0000268
269/*-----------------------------------------------------------------------
270 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
271 *-----------------------------------------------------------------------
272 * set the PLL, the low-power modes and the reset control (15-29)
273 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200274#define CONFIG_SYS_PLPRCR (((MPC8XX_FACT-1) << PLPRCR_MF_SHIFT) | \
wdenk0f8c9762002-08-19 11:57:05 +0000275 PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
276
277/*-----------------------------------------------------------------------
278 * SCCR - System Clock and reset Control Register 15-27
279 *-----------------------------------------------------------------------
280 * Set clock output, timebase and RTC source and divider,
281 * power management and some other internal clocks
282 */
283#define SCCR_MASK SCCR_EBDF11
284
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200285#define CONFIG_SYS_SCCR (SCCR_TBS | SCCR_COM00 | SCCR_DFSYNC00 | \
wdenk0f8c9762002-08-19 11:57:05 +0000286 SCCR_DFBRG00 | SCCR_DFNL000 | SCCR_DFNH000 | \
287 SCCR_DFLCD000 |SCCR_DFALCD00 )
288
289/*-----------------------------------------------------------------------
290 * RCCR - RISC Controller Configuration Register 19-4
291 *-----------------------------------------------------------------------
292 */
293/* +0x09C4 => DRQP = 10 (IDMA requests have lowest priority) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200294#define CONFIG_SYS_RCCR 0x0020
wdenk0f8c9762002-08-19 11:57:05 +0000295
296/*-----------------------------------------------------------------------
297 * PCMCIA stuff
298 *-----------------------------------------------------------------------
299 */
300#define PCMCIA_MEM_ADDR ((uint)0xff020000)
301#define PCMCIA_MEM_SIZE ((uint)(64 * 1024))
302
303/*-----------------------------------------------------------------------
304 *
305 *-----------------------------------------------------------------------
306 *
307 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200308#define CONFIG_SYS_DER 0
wdenk0f8c9762002-08-19 11:57:05 +0000309
310/* Because of the way the 860 starts up and assigns CS0 the
311* entire address space, we have to set the memory controller
312* differently. Normally, you write the option register
313* first, and then enable the chip select by writing the
314* base register. For CS0, you must write the base register
315* first, followed by the option register.
316*/
317
318/*
319 * Init Memory Controller:
320 *
321 * BR0 and OR0 (FLASH)
322 */
323
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200324#define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* FLASH bank #0 */
wdenk0f8c9762002-08-19 11:57:05 +0000325
326/* used to re-map FLASH both when starting from SRAM or FLASH:
327 * restrict access enough to keep SRAM working (if any)
328 * but not too much to meddle with FLASH accesses
329 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200330#define CONFIG_SYS_REMAP_OR_AM 0xF8000000 /* OR addr mask */
331#define CONFIG_SYS_PRELIM_OR_AM 0xF8000000 /* OR addr mask */
wdenk0f8c9762002-08-19 11:57:05 +0000332
333/* FLASH timing:
334 TRLX = 0, CSNT = 1, SCY = 3, EHTR = 1 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200335#define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_BI | \
wdenk0f8c9762002-08-19 11:57:05 +0000336 OR_SCY_3_CLK | OR_EHTR)
337
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200338#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
339#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
wdenk0f8c9762002-08-19 11:57:05 +0000340
341/*
342 * BR2/3 and OR2/3 (SDRAM)
343 *
344 */
345#define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM bank #0 */
346#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
347
348/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
349
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200350#define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | OR_CSNT_SAM | OR_BI | OR_ACS_DIV4)
351#define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
352#define CONFIG_SYS_BR1_PRELIM ((SDRAM_BASE1_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V)
wdenk0f8c9762002-08-19 11:57:05 +0000353
354/*
355 * Memory Periodic Timer Prescaler
356 */
357
358/* periodic timer for refresh */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200359#define CONFIG_SYS_MAMR_PTA 124 /* start with divider for 64 MHz */
wdenk0f8c9762002-08-19 11:57:05 +0000360
361/* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200362#define CONFIG_SYS_MPTPR MPTPR_PTP_DIV32 /* setting for 1 bank */
wdenk0f8c9762002-08-19 11:57:05 +0000363
364/*
365 * MAMR settings for SDRAM
366 */
367
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200368#define CONFIG_SYS_MAMR ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenk2535d602003-07-17 23:16:40 +0000369 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
wdenk0f8c9762002-08-19 11:57:05 +0000370 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_8X)
371
wdenk0f8c9762002-08-19 11:57:05 +0000372#ifdef CONFIG_MPC860T
373
374/* Interrupt level assignments.
375*/
376#define FEC_INTERRUPT SIU_LEVEL1 /* FEC interrupt */
377
378#endif /* CONFIG_MPC860T */
379
380
381#endif /* __CONFIG_H */