blob: 9ac951592584c27d28b65719d6754d336808d963 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +09002/*
3 * board/renesas/lager/lager.c
4 * This file is lager board support.
5 *
6 * Copyright (C) 2013 Renesas Electronics Corporation
7 * Copyright (C) 2013 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +09008 */
9
10#include <common.h>
Simon Glass9a3b4ce2019-12-28 10:45:01 -070011#include <cpu_func.h>
Simon Glass7b51b572019-08-01 09:46:52 -060012#include <env.h>
Simon Glassf3998fd2019-08-02 09:44:25 -060013#include <env_internal.h>
Simon Glassdb41d652019-12-28 10:45:07 -070014#include <hang.h>
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090015#include <malloc.h>
16#include <netdev.h>
Nobuhiro Iwamatsucf839572014-12-09 16:20:04 +090017#include <dm.h>
18#include <dm/platform_data/serial_sh.h>
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090019#include <asm/processor.h>
20#include <asm/mach-types.h>
21#include <asm/io.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +090022#include <linux/errno.h>
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090023#include <asm/arch/sys_proto.h>
24#include <asm/gpio.h>
25#include <asm/arch/rmobile.h>
Nobuhiro Iwamatsu44e1eeb2014-12-02 16:52:19 +090026#include <asm/arch/rcar-mstp.h>
Nobuhiro Iwamatsud7916b12014-12-03 15:30:30 +090027#include <asm/arch/mmc.h>
Nobuhiro Iwamatsuacdfecb2014-11-21 10:19:32 +090028#include <asm/arch/sh_sdhi.h>
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +090029#include <miiphy.h>
Nobuhiro Iwamatsub9986be2013-10-10 09:13:41 +090030#include <i2c.h>
Nobuhiro Iwamatsud7916b12014-12-03 15:30:30 +090031#include <mmc.h>
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090032#include "qos.h"
33
34DECLARE_GLOBAL_DATA_PTR;
35
Nobuhiro Iwamatsu2c2c6ba2014-03-31 14:14:25 +090036#define CLK2MHZ(clk) (clk / 1000 / 1000)
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090037void s_init(void)
38{
Nobuhiro Iwamatsudc535e12014-03-27 16:18:19 +090039 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
40 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090041
42 /* Watchdog init */
43 writel(0xA5A5A500, &rwdt->rwtcsra);
44 writel(0xA5A5A500, &swdt->swtcsra);
45
Nobuhiro Iwamatsu2c2c6ba2014-03-31 14:14:25 +090046 /* CPU frequency setting. Set to 1.4GHz */
Nobuhiro Iwamatsuf212a8a2014-07-30 12:28:00 +090047 if (rmobile_get_cpu_rev_integer() >= R8A7790_CUT_ES2X) {
Nobuhiro Iwamatsud8659c62014-10-31 16:08:11 +090048 u32 stat = 0;
Nobuhiro Iwamatsuf212a8a2014-07-30 12:28:00 +090049 u32 stc = ((1400 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1)
50 << PLL0_STC_BIT;
51 clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
Nobuhiro Iwamatsud8659c62014-10-31 16:08:11 +090052
53 do {
54 stat = readl(PLLECR) & PLL0ST;
55 } while (stat == 0x0);
Nobuhiro Iwamatsuf212a8a2014-07-30 12:28:00 +090056 }
Nobuhiro Iwamatsu2c2c6ba2014-03-31 14:14:25 +090057
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090058 /* QoS(Quality-of-Service) Init */
59 qos_init();
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090060}
61
Marek Vasute6027e62018-04-23 20:24:06 +020062#define TMU0_MSTP125 BIT(25)
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +090063
Marek Vasute6027e62018-04-23 20:24:06 +020064#define SD1CKCR 0xE6150078
65#define SD2CKCR 0xE615026C
66#define SD_97500KHZ 0x7
Nobuhiro Iwamatsuacdfecb2014-11-21 10:19:32 +090067
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090068int board_early_init_f(void)
69{
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090070 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
Nobuhiro Iwamatsuacdfecb2014-11-21 10:19:32 +090071
72 /*
73 * SD0 clock is set to 97.5MHz by default.
Marek Vasute6027e62018-04-23 20:24:06 +020074 * Set SD1 and SD2 to the 97.5MHz as well.
Nobuhiro Iwamatsuacdfecb2014-11-21 10:19:32 +090075 */
Marek Vasute6027e62018-04-23 20:24:06 +020076 writel(SD_97500KHZ, SD1CKCR);
77 writel(SD_97500KHZ, SD2CKCR);
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +090078
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090079 return 0;
80}
81
Marek Vasute6027e62018-04-23 20:24:06 +020082#define ETHERNET_PHY_RESET 185 /* GPIO 5 31 */
83
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090084int board_init(void)
85{
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090086 /* adress of boot parameters */
Nobuhiro Iwamatsueeb266a2014-11-10 13:58:50 +090087 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090088
Marek Vasute6027e62018-04-23 20:24:06 +020089 /* Force ethernet PHY out of reset */
90 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
91 gpio_direction_output(ETHERNET_PHY_RESET, 0);
92 mdelay(10);
93 gpio_direction_output(ETHERNET_PHY_RESET, 1);
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +090094
95 return 0;
96}
97
Marek Vasute6027e62018-04-23 20:24:06 +020098int dram_init(void)
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +090099{
Siva Durga Prasad Paladugu12308b12018-07-16 15:56:11 +0530100 if (fdtdec_setup_mem_size_base() != 0)
Marek Vasute6027e62018-04-23 20:24:06 +0200101 return -EINVAL;
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +0900102
Marek Vasute6027e62018-04-23 20:24:06 +0200103 return 0;
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +0900104}
105
Marek Vasute6027e62018-04-23 20:24:06 +0200106int dram_init_banksize(void)
107{
108 fdtdec_setup_memory_banksize();
109
110 return 0;
111}
112
113/* KSZ8041NL/RNL */
114#define PHY_CONTROL1 0x1E
Marek Vasut4bbd4642019-03-30 07:05:09 +0100115#define PHY_LED_MODE 0xC000
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +0900116#define PHY_LED_MODE_ACK 0x4000
117int board_phy_config(struct phy_device *phydev)
118{
119 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
120 ret &= ~PHY_LED_MODE;
121 ret |= PHY_LED_MODE_ACK;
122 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
123
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +0900124 return 0;
125}
126
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +0900127void reset_cpu(ulong addr)
128{
Marek Vasute6027e62018-04-23 20:24:06 +0200129 struct udevice *dev;
130 const u8 pmic_bus = 2;
131 const u8 pmic_addr = 0x58;
132 u8 data;
133 int ret;
Nobuhiro Iwamatsub9986be2013-10-10 09:13:41 +0900134
Marek Vasute6027e62018-04-23 20:24:06 +0200135 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
136 if (ret)
137 hang();
138
139 ret = dm_i2c_read(dev, 0x13, &data, 1);
140 if (ret)
141 hang();
142
143 data |= BIT(1);
144
145 ret = dm_i2c_write(dev, 0x13, &data, 1);
146 if (ret)
147 hang();
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +0900148}
Nobuhiro Iwamatsucf839572014-12-09 16:20:04 +0900149
Marek Vasute6027e62018-04-23 20:24:06 +0200150enum env_location env_get_location(enum env_operation op, int prio)
151{
152 const u32 load_magic = 0xb33fc0de;
Nobuhiro Iwamatsucf839572014-12-09 16:20:04 +0900153
Marek Vasute6027e62018-04-23 20:24:06 +0200154 /* Block environment access if loaded using JTAG */
155 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
156 (op != ENVOP_INIT))
157 return ENVL_UNKNOWN;
158
159 if (prio)
160 return ENVL_UNKNOWN;
161
162 return ENVL_SPI_FLASH;
163}